Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						fb262558ee 
					 
					
						
						
							
							tilelink2: helper objects should pass source line from where they were invoked  
						
						
						
						
					 
					
						2016-09-05 20:58:41 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						1a081b4dd5 
					 
					
						
						
							
							tilelink2: Monitor should report which TL connection was the problem  
						
						
						
						
					 
					
						2016-09-05 20:58:41 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						cb54df0a8a 
					 
					
						
						
							
							tilelink2: tie off unused channels  
						
						
						
						
					 
					
						2016-09-05 20:58:41 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						68e64a9859 
					 
					
						
						
							
							tilelink2: clarify ready-valid use of RegisterRouter  
						
						
						
						
					 
					
						2016-09-05 20:58:40 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						e3b3543841 
					 
					
						
						
							
							tilelink2: ensure RegFields don't exceed their bounds  
						
						
						
						
					 
					
						2016-09-05 20:58:40 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						8343070639 
					 
					
						
						
							
							tilelink2: detect 1-bit overflow in register definitions  
						
						
						
						
					 
					
						2016-09-05 20:58:40 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						a1fc01fd6d 
					 
					
						
						
							
							tilelink2: prevent mapping the same register twice  
						
						
						
						
					 
					
						2016-09-05 20:58:40 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						81162a2dc9 
					 
					
						
						
							
							tilelink2: support attaching a DecoupledIO directly to a register  
						
						
						
						
					 
					
						2016-09-05 20:58:40 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						6a378e79e3 
					 
					
						
						
							
							tilelink2: allow 0-stage backpressure in combinational regmap  
						
						
						
						
					 
					
						2016-09-05 20:58:40 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						4746cf00ce 
					 
					
						
						
							
							tilelink2: move files to new uncore directory  
						
						
						
						
					 
					
						2016-09-05 20:58:40 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						a7f79aa409 
					 
					
						
						
							
							get rid of TileLinkMemorySelector  
						
						
						
						
					 
					
						2016-09-04 10:55:19 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						f0ab6d0214 
					 
					
						
						
							
							tie off finish signals in tilelink wrapper and unwrapper  
						
						
						
						
					 
					
						2016-09-04 10:55:19 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						66de89c4db 
					 
					
						
						
							
							allow fixed priority routing in Junctions arbiters  
						
						
						
						
					 
					
						2016-09-04 10:55:19 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						efe8670283 
					 
					
						
						
							
							allow Serializer/Deserializer to work with arbitrary Chisel data types  
						
						
						
						
					 
					
						2016-09-04 10:55:19 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						b9b79e4fb6 
					 
					
						
						
							
							get rid of AtoS RTL  
						
						
						
						
					 
					
						2016-09-04 10:55:19 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						f34843f1b9 
					 
					
						
						
							
							fix assignment of incoherent vector  
						
						
						
						
					 
					
						2016-09-04 10:12:16 -07:00 
						 
				 
			
				
					
						
							
							
								Yunsup Lee 
							
						 
					 
					
						
						
							
						
						a4c1942958 
					 
					
						
						
							
							flatten Coreplex module hierarchy  
						
						
						
						
					 
					
						2016-09-02 17:45:08 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						63679bb019 
					 
					
						
						
							
							Add support for L1 data scratchpads instead of caches  
						
						... 
						
						
						
						They fit in the same part of the address space as DRAM would be, and
are coherent (because they are not cacheable).
They are currently limited to single cores without DRAM.  We intend
to lift both restrictions, probably when we add support for
heterogeneous tiles. 
						
						
					 
					
						2016-09-02 16:22:07 -07:00 
						 
				 
			
				
					
						
							
							
								Jim Lawson 
							
						 
					 
					
						
						
							
						
						dc9ae19936 
					 
					
						
						
							
							Work-around for current Scala compiler "structural type loses implicits".  
						
						... 
						
						
						
						Running rocket-chip through the chisel3 gsdt branch which supports stricter connection checks and uses implicit definitions to deal with "old" direction overrides, exposed a possible bug in the Scala compiler.
    [error] .../src/main/scala/uncore/devices/Prci.scala:27: value asOutput is not a member of uncore.devices.PRCIInterrupts{val mtip: chisel3.core.Bool; val msip: chisel3.core.Bool}
    [error] possible cause: maybe a semicolon is missing before `value asOutput'?
    [error]   }.asOutput
    [error]     ^
    [error] one error found
    [error] (uncore/compile:compileIncremental) Compilation failed
This change isn't strictly required for current chisel3 code, but is being submitted in anticipation of an eventual merge of the gsdt branch prior to a compiler fix. 
						
						
					 
					
						2016-09-02 15:38:18 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						fb50f7c9dd 
					 
					
						
						
							
							Set default TileLink width to XLen  
						
						
						
						
					 
					
						2016-09-02 15:27:54 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						e23e4d6de5 
					 
					
						
						
							
							Add ClientUncachedTileLinkEnqueuer utility  
						
						
						
						
					 
					
						2016-09-02 15:27:54 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						7aeb42fa55 
					 
					
						
						
							
							Allow narrow TL interface on PRCI; make mtime writable  
						
						
						
						
					 
					
						2016-09-02 15:27:54 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						6872000f5e 
					 
					
						
						
							
							Merge pull request  #239  from ucb-bar/move_rtc  
						
						... 
						
						
						
						Move RTC 
						
						
					 
					
						2016-09-02 15:17:49 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						af364bc7bc 
					 
					
						
						
							
							Rename RTC to RTCTick to clarify that it needs to be a Boolean signal, not a Clock type signal  
						
						
						
						
					 
					
						2016-09-02 15:14:39 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						8163a6b597 
					 
					
						
						
							
							Make it easier to override the 'placeholder' Real-Time-Clock, to allow more real-world applications  
						
						
						
						
					 
					
						2016-09-02 11:11:40 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						c05ba1e864 
					 
					
						
						
							
							Add TileId parameter, generalizing GroundTestId  
						
						... 
						
						
						
						This usually shouldn't be used in Tiles that are meant to be P&R'd once
and multiply instantiated, as their RTL would no longer be homogeneous.
However, it is useful for conditionalizing RTL generation for
heterogeneous tiles. 
						
						
					 
					
						2016-09-02 00:10:50 -07:00 
						 
				 
			
				
					
						
							
							
								Yunsup Lee 
							
						 
					 
					
						
						
							
						
						4a7972be31 
					 
					
						
						
							
							connect testharness components via member functions ( #236 )  
						
						... 
						
						
						
						to prevent code duplication for new testbenches 
						
						
					 
					
						2016-09-01 18:38:39 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						c66318307c 
					 
					
						
						
							
							no longer need to set invalidate_lr in RoCC examples  
						
						
						
						
					 
					
						2016-08-31 22:05:35 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						27c674972c 
					 
					
						
						
							
							tie off invalidate_lr in RoCC  
						
						
						
						
					 
					
						2016-08-31 22:00:27 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						bb578494d8 
					 
					
						
						
							
							don't override req.bits.phys in SimpleHellaCacheIF  
						
						
						
						
					 
					
						2016-08-31 22:00:27 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						50d6738caf 
					 
					
						
						
							
							make sure DummyPTW sets all the necessary status and ptbr signals  
						
						
						
						
					 
					
						2016-08-31 22:00:27 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						403cc1c5c4 
					 
					
						
						
							
							fix DecoupledTLB to handle misses appropriately  
						
						
						
						
					 
					
						2016-08-31 22:00:27 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						f4524e4c91 
					 
					
						
						
							
							Add PML for Boolean.option; use it  
						
						
						
						
					 
					
						2016-08-31 13:43:04 -07:00 
						 
				 
			
				
					
						
							
							
								SeungRyeol Lee 
							
						 
					 
					
						
						
							
						
						b1ce3b8c98 
					 
					
						
						
							
							Add address map entries for exported mmio port.  
						
						
						
						
					 
					
						2016-08-31 06:58:38 +09:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						8dbee2b133 
					 
					
						
						
							
							Don't conditionalize running bmarks on UseVM  
						
						
						
						
					 
					
						2016-08-29 13:43:29 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						07d48df88a 
					 
					
						
						
							
							Get rid of FPU RoCC port logic when RoCC not present  
						
						... 
						
						
						
						The previous approach used ex_reg_valid to determine whether to
source data from the FPU or RoCC.  Thus, when the RoCC was not
present, it was still creating muxes.  Using ex_cp_valid instead
gets rid of them. 
						
						
					 
					
						2016-08-29 12:59:17 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						f91552a650 
					 
					
						
						
							
							Add performance counter support  
						
						
						
						
					 
					
						2016-08-29 12:31:52 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						1e3339e97c 
					 
					
						
						
							
							Update breakpoints to match @timsifive's debug spec  
						
						
						
						
					 
					
						2016-08-29 12:31:52 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						9ca82dd397 
					 
					
						
						
							
							reset default MulDiv config to moderately fast default  
						
						... 
						
						
						
						Closes  #228 .
In commit 3f8c60bbd6 
					
						2016-08-29 12:31:52 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						33eaf08b60 
					 
					
						
						
							
							set missing port direction  
						
						... 
						
						
						
						Ideally, chisel should flag this as an error. 
						
						
					 
					
						2016-08-29 12:31:52 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						53ee54dbd1 
					 
					
						
						
							
							Incorporate feedback to make the NExtPerhipheryInterrupts come from DeviceBlock itself  
						
						
						
						
					 
					
						2016-08-26 10:40:39 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						41aa80c5d7 
					 
					
						
						
							
							Merge remote-tracking branch 'origin/master' into coreplex_peripheral_interrupts  
						
						
						
						
					 
					
						2016-08-26 09:32:36 -07:00 
						 
				 
			
				
					
						
							
							
								Ben Keller 
							
						 
					 
					
						
						
							
						
						79293f4fa2 
					 
					
						
						
							
							Use a better iterator inside the DCache  
						
						
						
						
					 
					
						2016-08-25 20:41:39 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						115e8edd83 
					 
					
						
						
							
							Merge branch 'master' into coreplex_peripheral_interrupts  
						
						
						
						
					 
					
						2016-08-25 17:26:56 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						93c801f598 
					 
					
						
						
							
							Streamline the Generator App and associated utilities. Remove deprecated call to chiselMain and useless Chisel2 args. Update arguments to sbt run. ( #227 )  
						
						
						
						
					 
					
						2016-08-25 17:26:28 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						428eed79a1 
					 
					
						
						
							
							Allow some External Interrupts to come from Periphery  
						
						
						
						
					 
					
						2016-08-25 14:16:33 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						32118269c1 
					 
					
						
						
							
							Remove } introduced in merge  
						
						
						
						
					 
					
						2016-08-23 08:20:52 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						9974626d6a 
					 
					
						
						
							
							Merge remote-tracking branch 'origin/master' into HEAD  
						
						... 
						
						
						
						Conflicts:
	src/main/scala/rocketchip/TestHarness.scala 
						
						
					 
					
						2016-08-23 07:34:01 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						61aa716f44 
					 
					
						
						
							
							fix bus axi connections in periphery  
						
						
						
						
					 
					
						2016-08-22 11:57:15 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						f9ea14b4c2 
					 
					
						
						
							
							extra devices should get elaborated in a single build function  
						
						
						
						
					 
					
						2016-08-22 11:57:15 -07:00