2012-03-25 00:56:59 +01:00
|
|
|
package rocket
|
|
|
|
|
|
|
|
import Chisel._
|
|
|
|
import Node._
|
|
|
|
import Constants._
|
2012-10-02 01:08:41 +02:00
|
|
|
import uncore._
|
2012-11-18 02:24:08 +01:00
|
|
|
import Util._
|
2012-03-25 00:56:59 +01:00
|
|
|
|
2013-01-07 22:38:59 +01:00
|
|
|
case class RocketConfiguration(lnConf: LogicalNetworkConfiguration, co: CoherencePolicyWithUncached,
|
2012-11-16 11:39:33 +01:00
|
|
|
icache: ICacheConfig, dcache: DCacheConfig,
|
2012-11-18 02:24:08 +01:00
|
|
|
fpu: Boolean, vec: Boolean,
|
2012-11-25 07:01:08 +01:00
|
|
|
fastLoadWord: Boolean = true,
|
2013-01-06 12:47:17 +01:00
|
|
|
fastLoadByte: Boolean = false,
|
|
|
|
fastMulDiv: Boolean = true)
|
2012-11-06 08:52:32 +01:00
|
|
|
{
|
|
|
|
val dcacheReqTagBits = 9 // enforce compliance with require()
|
2012-11-18 02:24:08 +01:00
|
|
|
val xprlen = 64
|
|
|
|
val nxpr = 32
|
|
|
|
val nxprbits = log2Up(nxpr)
|
|
|
|
val rvc = false
|
2012-11-25 07:01:08 +01:00
|
|
|
if (fastLoadByte) require(fastLoadWord)
|
2012-11-06 08:52:32 +01:00
|
|
|
}
|
2012-11-05 01:59:36 +01:00
|
|
|
|
2012-12-13 20:45:42 +01:00
|
|
|
class Tile(resetSignal: Bool = null)(confIn: RocketConfiguration) extends Component(resetSignal) with ClientCoherenceAgent
|
2012-03-25 00:56:59 +01:00
|
|
|
{
|
2012-11-18 02:24:08 +01:00
|
|
|
val memPorts = 2 + confIn.vec
|
|
|
|
implicit val dcConf = confIn.dcache.copy(reqtagbits = confIn.dcacheReqTagBits + log2Up(memPorts), databits = confIn.xprlen)
|
2013-01-07 22:38:59 +01:00
|
|
|
implicit val lnConf = confIn.lnConf
|
2012-11-06 08:52:32 +01:00
|
|
|
implicit val conf = confIn.copy(dcache = dcConf)
|
|
|
|
|
2012-03-25 00:56:59 +01:00
|
|
|
val io = new Bundle {
|
2013-01-07 22:38:59 +01:00
|
|
|
val tilelink = new TileLinkIO
|
|
|
|
val host = new HTIFIO(lnConf.nTiles)
|
2012-03-25 00:56:59 +01:00
|
|
|
}
|
2012-11-06 08:52:32 +01:00
|
|
|
|
2012-11-06 17:13:44 +01:00
|
|
|
val core = new Core
|
2013-01-16 00:50:37 +01:00
|
|
|
val icache = new Frontend()(confIn.icache, lnConf)
|
2012-10-08 07:37:29 +02:00
|
|
|
val dcache = new HellaCache
|
2012-03-25 00:56:59 +01:00
|
|
|
|
2012-11-06 17:13:44 +01:00
|
|
|
val arbiter = new MemArbiter(memPorts)
|
|
|
|
arbiter.io.requestor(0) <> dcache.io.mem
|
|
|
|
arbiter.io.requestor(1) <> icache.io.mem
|
2012-03-25 00:56:59 +01:00
|
|
|
|
2012-07-18 07:55:00 +02:00
|
|
|
io.tilelink.xact_init <> arbiter.io.mem.xact_init
|
|
|
|
io.tilelink.xact_init_data <> dcache.io.mem.xact_init_data
|
|
|
|
arbiter.io.mem.xact_abort <> io.tilelink.xact_abort
|
|
|
|
arbiter.io.mem.xact_rep <> io.tilelink.xact_rep
|
|
|
|
io.tilelink.xact_finish <> arbiter.io.mem.xact_finish
|
|
|
|
dcache.io.mem.probe_req <> io.tilelink.probe_req
|
|
|
|
io.tilelink.probe_rep <> dcache.io.mem.probe_rep
|
|
|
|
io.tilelink.probe_rep_data <> dcache.io.mem.probe_rep_data
|
2012-03-25 00:56:59 +01:00
|
|
|
|
2012-11-18 02:24:08 +01:00
|
|
|
if (conf.vec) {
|
2013-01-16 00:50:37 +01:00
|
|
|
val vicache = new Frontend()(ICacheConfig(128, 1, conf.co), lnConf) // 128 sets x 1 ways (8KB)
|
2012-11-06 17:13:44 +01:00
|
|
|
arbiter.io.requestor(2) <> vicache.io.mem
|
|
|
|
core.io.vimem <> vicache.io.cpu
|
2012-03-25 00:56:59 +01:00
|
|
|
}
|
|
|
|
|
2012-11-06 17:13:44 +01:00
|
|
|
core.io.host <> io.host
|
|
|
|
core.io.imem <> icache.io.cpu
|
|
|
|
core.io.dmem <> dcache.io.cpu
|
2012-03-25 00:56:59 +01:00
|
|
|
}
|