Henry Cook 
							
						 
					 
					
						
						
							
						
						1f51564577 
					 
					
						
						
							
							[rocket] dcache probe ack data bugfix  
						
						
						
						
					 
					
						2016-11-16 14:25:21 -08:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						66a2c5544e 
					 
					
						
						
							
							[rocket] L1D acquire addr bugfix  
						
						
						
						
					 
					
						2016-11-16 13:38:52 -08:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						c5e03c9c76 
					 
					
						
						
							
							[rocket] dcache release addr bugfix  
						
						
						
						
					 
					
						2016-11-16 13:14:51 -08:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						10e459fedb 
					 
					
						
						
							
							rocket: change connection between rocketchip and coreplex  
						
						... 
						
						
						
						* rtc and dtm are now crossed half-and-half on the two sides
* groundtest no longer uses riscv platform traits 
						
						
					 
					
						2016-11-15 18:27:52 -08:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						0e30364f56 
					 
					
						
						
							
							WIP  
						
						
						
						
					 
					
						2016-11-14 13:39:01 -08:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						c0efd247b0 
					 
					
						
						
							
							[tl2] expand firstlast api and L1WB bugfix  
						
						
						
						
					 
					
						2016-11-14 12:12:31 -08:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						b7730d66f2 
					 
					
						
						
							
							WIP bugfixes: run until corrupted WB data (beats repeated)  
						
						
						
						
					 
					
						2016-11-11 18:34:48 -08:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						71315d5cf5 
					 
					
						
						
							
							WIP scala compile and firrtl elaborate; monitor error  
						
						
						
						
					 
					
						2016-11-11 13:07:45 -08:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						afa1a6d549 
					 
					
						
						
							
							WIP uncore and rocket changes compile  
						
						
						
						
					 
					
						2016-11-10 15:57:29 -08:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						92ee498521 
					 
					
						
						
							
							rocket scratchpad: support atomics  
						
						
						
						
					 
					
						2016-10-31 11:42:47 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						0cc00e7616 
					 
					
						
						
							
							regressions: test scratchpad  
						
						
						
						
					 
					
						2016-10-31 11:42:47 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						545154c1c3 
					 
					
						
						
							
							groundtest: make it happy with TL2 addressing  
						
						
						
						
					 
					
						2016-10-31 11:42:47 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						e9725aea2f 
					 
					
						
						
							
							rocketchip: all of the address map now comes from TL2  
						
						
						
						
					 
					
						2016-10-31 11:42:44 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						b68bc449e7 
					 
					
						
						
							
							rocket: put a Fragmenter infront of the scratchpad  
						
						
						
						
					 
					
						2016-10-31 11:42:13 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						825c253a72 
					 
					
						
						
							
							rocketchip: move TL2 and cake pattern into Coreplex  
						
						
						
						
					 
					
						2016-10-31 11:42:13 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						11121b6f4c 
					 
					
						
						
							
							rocket: convert scratchpad to TL2  
						
						
						
						
					 
					
						2016-10-31 11:42:13 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						dddb50a942 
					 
					
						
						
							
							BuildTiles: convert to LazyTile  
						
						
						
						
					 
					
						2016-10-31 11:42:13 -07:00 
						 
				 
			
				
					
						
							
							
								Colin Schmidt 
							
						 
					 
					
						
						
							
						
						85f3788ab5 
					 
					
						
						
							
							initialize s2_hit to solve  #401  
						
						
						
						
					 
					
						2016-10-21 14:53:55 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						c22438b822 
					 
					
						
						
							
							Fix an overly strict D$ assertion  
						
						
						
						
					 
					
						2016-10-06 15:52:46 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						5980dc160f 
					 
					
						
						
							
							Don't allow multiple entries for same PC in BTB  
						
						... 
						
						
						
						Necessary for RVC forward-progress guarantee. 
						
						
					 
					
						2016-10-06 11:30:45 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						eddf1679f5 
					 
					
						
						
							
							Use <> instead of := for bi-directional connections  
						
						
						
						
					 
					
						2016-10-04 22:29:39 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						67593fdf2d 
					 
					
						
						
							
							Explicitly zap some S-mode CSRs when not using S-mode  
						
						
						
						
					 
					
						2016-10-04 22:29:39 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						064c9ebdc6 
					 
					
						
						
							
							Don't report I$ fetch faults on TLB misses!  
						
						
						
						
					 
					
						2016-10-04 14:37:25 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						516481b68b 
					 
					
						
						
							
							Improve back-to-back integer multiplication performance  
						
						... 
						
						
						
						More exact hazard checking in the decode stage avoids a pipeline flush. 
						
						
					 
					
						2016-10-04 14:37:25 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						7b69f1f261 
					 
					
						
						
							
							Don't enter D$ flush state machine if grant outstanding  
						
						
						
						
					 
					
						2016-10-04 14:37:25 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						28beb33943 
					 
					
						
						
							
							Make any intervening load/store/fence fail an LR/SC sequence  
						
						... 
						
						
						
						This catches LR/SC misuses more quickly. 
						
						
					 
					
						2016-10-04 14:37:25 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						e0188f8aa4 
					 
					
						
						
							
							Don't implicitly fence on CSR instructions  
						
						... 
						
						
						
						CSRs that have an effect on I/O should use an explicit FENCE. 
						
						
					 
					
						2016-10-01 19:44:10 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						b772edcb1b 
					 
					
						
						
							
							Allow hit-under-MMIO and multiple MMIOs in blocking D$  
						
						... 
						
						
						
						The latter feature is by default disabled, since there aren't enough
ID bits. 
						
						
					 
					
						2016-10-01 19:44:05 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						ab3219cf6e 
					 
					
						
						
							
							don't use Scala to Chisel implicit conversions outside of rocket  
						
						
						
						
					 
					
						2016-09-29 14:35:42 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						9910c69c67 
					 
					
						
						
							
							Move a bunch more things into util package  
						
						... 
						
						
						
						A lot of utility code was just being imported willy-nilly from one
package to another. This moves the common code into util to make things
more sensible. The code moved were
 * The AsyncQueue and AsyncDecoupledCrossing from junctions.
 * All of the code in rocket's util.scala
 * The BlackBox asynchronous reset registers from uncore.tilelink2
 * The implicit definitions from uncore.util 
						
						
					 
					
						2016-09-29 14:23:42 -07:00 
						 
				 
			
				
					
						
							
							
								Yunsup Lee 
							
						 
					 
					
						
						
							
						
						5bb575ef74 
					 
					
						
						
							
							rename internal/external MMIO network to cbus/pbus respectively  
						
						
						
						
					 
					
						2016-09-21 18:29:28 -07:00 
						 
				 
			
				
					
						
							
							
								Yunsup Lee 
							
						 
					 
					
						
						
							
						
						7afd630d3e 
					 
					
						
						
							
							add multiclock support to Coreplex  
						
						
						
						
					 
					
						2016-09-21 16:55:26 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						d0572d6aab 
					 
					
						
						
							
							Allow reset vector to be set dynamically  
						
						... 
						
						
						
						A chip's power-up sequence, or awake-from-sleep sequence, may wish to
set the reset PC based upon dynamic properties, e.g., the settings of
external pins.  Support this by passing the reset vector to the Coreplex.
ExampleTop simply hard-wires the reset vector, as was the case before.
Additionally, allow MTVEC to *not* be reset.  In most cases, including
riscv-tests, pk, and bbl, overriding MTVEC is one of the first things
that the boot sequence does.  So the reset value is superfluous. 
						
						
					 
					
						2016-09-19 17:18:03 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						e6c1bcfedd 
					 
					
						
						
							
							Expose carry-out bits from WideCounter  
						
						
						
						
					 
					
						2016-09-19 15:54:17 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						a49814c667 
					 
					
						
						
							
							Allow WideCounter to not be reset  
						
						
						
						
					 
					
						2016-09-18 18:45:51 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						5566bf1b13 
					 
					
						
						
							
							Don't route PLIC interrupts through PRCI  
						
						... 
						
						
						
						The PLIC is local to the Coreplex, and PRCI should not be. 
						
						
					 
					
						2016-09-14 11:01:05 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						1882241493 
					 
					
						
						
							
							move junctions utils into top-level utils package  
						
						
						
						
					 
					
						2016-09-13 20:47:04 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						61cbe6164d 
					 
					
						
						
							
							Add option to execute JAL from decode stage  
						
						... 
						
						
						
						This is particularly helpful for designs that don't have a BTB, but
it becomes the critical path for designs with RVC.  Caveat emptor. 
						
						
					 
					
						2016-09-13 02:32:00 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						88440ebf89 
					 
					
						
						
							
							Use PseudoLRU in BTB when possible (for powers of two)  
						
						
						
						
					 
					
						2016-09-12 16:52:03 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						96185e4b16 
					 
					
						
						
							
							tighten an assert condition  
						
						... 
						
						
						
						dcache.s1_kill is a don't-care if dcache.req.valid wasn't previously high 
						
						
					 
					
						2016-09-12 16:49:46 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						beb141a20b 
					 
					
						
						
							
							Allow M, A, D, C extensions to be disabled in misa register  
						
						
						
						
					 
					
						2016-09-12 16:49:46 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						656aa78f7d 
					 
					
						
						
							
							Pipeline FMAs more deeply by default  
						
						... 
						
						
						
						Rocket's QoR has improved enough that the FMAs are on the critical
path.  This change seems to keep the integer pipeline's logic
paths balanced with the FPU. 
						
						
					 
					
						2016-09-09 11:06:42 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						eaa4b04ee5 
					 
					
						
						
							
							Check D$ store->load collisions more precisely  
						
						... 
						
						
						
						Tolerate, for example, a half-word store and a half-word load to
different halves of the same word. 
						
						
					 
					
						2016-09-09 11:06:42 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						a7f47f3c23 
					 
					
						
						
							
							Reduce default BTB size  
						
						... 
						
						
						
						The old value 62 seems to have been a typo introduced over 2 years ago
in commit 63bd0b9d2a 
						
						
					 
					
						2016-09-07 01:51:27 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						9fea4c83da 
					 
					
						
						
							
							Add RV32F support  
						
						
						
						
					 
					
						2016-09-07 00:05:39 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						66e9f027e0 
					 
					
						
						
							
							Add MuxT to mux on Tuple2 and Tuple3  
						
						
						
						
					 
					
						2016-09-07 00:05:38 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						511cc6c5c5 
					 
					
						
						
							
							Evaluate arg to Boolean.option lazily  
						
						
						
						
					 
					
						2016-09-07 00:05:38 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						a0dcd42e80 
					 
					
						
						
							
							avoid erroneously setting tags valid during flush  
						
						
						
						
					 
					
						2016-09-07 00:05:38 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						63679bb019 
					 
					
						
						
							
							Add support for L1 data scratchpads instead of caches  
						
						... 
						
						
						
						They fit in the same part of the address space as DRAM would be, and
are coherent (because they are not cacheable).
They are currently limited to single cores without DRAM.  We intend
to lift both restrictions, probably when we add support for
heterogeneous tiles. 
						
						
					 
					
						2016-09-02 16:22:07 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						c05ba1e864 
					 
					
						
						
							
							Add TileId parameter, generalizing GroundTestId  
						
						... 
						
						
						
						This usually shouldn't be used in Tiles that are meant to be P&R'd once
and multiply instantiated, as their RTL would no longer be homogeneous.
However, it is useful for conditionalizing RTL generation for
heterogeneous tiles. 
						
						
					 
					
						2016-09-02 00:10:50 -07:00