Andrew Waterman 
							
						 
					 
					
						
						
							
						
						d6e69066a5 
					 
					
						
						
							
							Fix ITIM loads ( #716 )  
						
						... 
						
						
						
						An incorrectly-set ready signal caused bad data to be read from the RAM. 
						
						
					 
					
						2017-05-01 17:41:25 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						dd85d7e0a0 
					 
					
						
						
							
							I$: Don't raise io.resp.valid if io.s1_kill was high previous cycle  
						
						... 
						
						
						
						@solomatnikov found the bug.  It doesn't manifest in Rocket because the
Frontend masks io.resp.valid with s2_valid. 
						
						
					 
					
						2017-04-28 16:44:58 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						d67738204f 
					 
					
						
						
							
							Interrupts: Less Pessimistic Synchronization ( #714 )  
						
						... 
						
						
						
						* interrupts: Less pessimistic synchronization for the different interrupt types. There are some issues with the interrupt number assignments.
* interrupts: Allow an option to NOT synchronize all the external interrupts coming into PLIC
* interrupts: ExampleRocketChipTop uses PeripheryAsyncExtInterrupts. Realized 'abstract' doesn't do what I thought in Scala.
* interrupts: use consistent async/periph/core ordering
* interrupts: Properly condition on 0 External interrupts
* interrupts: CLINT is also synchronous to periph clock 
						
						
					 
					
						2017-04-28 14:49:24 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						7416f2a17e 
					 
					
						
						
							
							Unbreak groundtest  
						
						
						
						
					 
					
						2017-04-28 02:10:33 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						8fd5ecdff8 
					 
					
						
						
							
							Set io.cpu.resp.bits.addr for MMIO loads without affecting QoR  
						
						
						
						
					 
					
						2017-04-27 19:50:38 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						7c70aa593e 
					 
					
						
						
							
							Minor stylistic and QoR improvements to PLIC  
						
						
						
						
					 
					
						2017-04-27 19:35:20 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						3d0ed80ef6 
					 
					
						
						
							
							new parameters ResetVectorBits, MaxHartIdBits, and MaxPriorityLevels  
						
						
						
						
					 
					
						2017-04-27 18:17:31 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						bdb526a9f0 
					 
					
						
						
							
							coreplex: DefaultCoreplex => RocketPlex  
						
						
						
						
					 
					
						2017-04-27 18:17:09 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						99de42d34c 
					 
					
						
						
							
							Swap order of ITIM WidthWidget and Fragmenter  
						
						... 
						
						
						
						e99fa057ac 
					
						2017-04-27 15:30:02 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						8c10caeef9 
					 
					
						
						
							
							Express PMP mask generation with incrementer, not adder  
						
						... 
						
						
						
						DC apparently doesn't always pick up the ((x + 1) ^ x) idiom.
Use (x + ~(x + 1)) instead. 
						
						
					 
					
						2017-04-27 15:16:29 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						e99fa057ac 
					 
					
						
						
							
							cleanup scratchpad nodes  
						
						
						
						
					 
					
						2017-04-27 14:02:05 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						b2b4725522 
					 
					
						
						
							
							Fix zero-width wire issues when ITIM is disabled  
						
						
						
						
					 
					
						2017-04-26 22:43:00 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						e23ee274f6 
					 
					
						
						
							
							Size hartid field with NTiles, not XLen  
						
						
						
						
					 
					
						2017-04-26 20:11:43 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						dc753bfa95 
					 
					
						
						
							
							Fix I$ elaboration when ITIM is disabled  
						
						
						
						
					 
					
						2017-04-26 19:35:35 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						80d826b94a 
					 
					
						
						
							
							Make DTIM deduplicatable  
						
						
						
						
					 
					
						2017-04-26 19:35:35 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						418879a47f 
					 
					
						
						
							
							Add Instruction Tightly Integrated Memory  
						
						
						
						
					 
					
						2017-04-26 19:35:35 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						ee6702e5e0 
					 
					
						
						
							
							Support indexing 1-entry Seqs  
						
						... 
						
						
						
						It's a zero-width wire special case.
Closes  #706 . 
						
						
					 
					
						2017-04-26 19:35:35 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						2e23d46631 
					 
					
						
						
							
							Use val instead of def in ECC calculations  
						
						... 
						
						
						
						This allows nicer-looking code to avoid generating lots of redundant nodes. 
						
						
					 
					
						2017-04-26 19:35:35 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						7ad4cc36f7 
					 
					
						
						
							
							debug: Prevent writes to DATA/PROGBUF when busy  
						
						
						
						
					 
					
						2017-04-26 11:11:21 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						7f5f1c7631 
					 
					
						
						
							
							Merge branch 'master' into async_queue_option  
						
						
						
						
					 
					
						2017-04-25 14:58:11 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						9bb0d92381 
					 
					
						
						
							
							Merge branch 'master' into async_queue_option  
						
						
						
						
					 
					
						2017-04-25 11:23:22 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						60d71efa36 
					 
					
						
						
							
							ahb: make hreadyout fuzzing a sram parameter  
						
						
						
						
					 
					
						2017-04-25 11:11:31 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						ca435c2f40 
					 
					
						
						
							
							uncore: more verbose requires  
						
						
						
						
					 
					
						2017-04-25 11:11:31 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						f3ab23d068 
					 
					
						
						
							
							dcache: fix stupidly wrong crossing comparison ( #703 )  
						
						
						
						
					 
					
						2017-04-25 09:18:41 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						4807ce7ced 
					 
					
						
						
							
							dcache: put a flow Q to absorb back-pressure without restarting pipeline ( #701 )  
						
						... 
						
						
						
						* dcache: put a flow Q to absorb back-pressure without restarting pipeline
When used with a RationalCrossing, pipelined MMIO does not come out cleanly.
The first beat works, but if the second beat gets stalled, the pipeline is
restarted. This is a quick hacky test to absorb the beats. Perhaps a better
fix can be made to achieve the same effect.
* dcache: provision as few stages as possible 
						
						
					 
					
						2017-04-24 23:28:04 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						9c1d126965 
					 
					
						
						
							
							Allow speculative fetch to uncacheable memory if it hits in I$ ( #700 )  
						
						... 
						
						
						
						@aswaterman it's in 
						
						
					 
					
						2017-04-24 19:12:37 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						11ff4dfbb9 
					 
					
						
						
							
							rocket: seip (int 9) is only present if VM is enabled ( #699 )  
						
						
						
						
					 
					
						2017-04-24 15:58:33 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						d0f3004097 
					 
					
						
						
							
							tilelink2: help tools save some registers in the WidthWidget ( #691 )  
						
						
						
						
					 
					
						2017-04-24 15:13:58 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						65928dc6a0 
					 
					
						
						
							
							Don't push RAS for "auipc ra, X; jalr ra, ra, Y"  
						
						
						
						
					 
					
						2017-04-24 02:01:15 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						36a7971975 
					 
					
						
						
							
							Bypass scoreboard to reduce MMIO latency  
						
						
						
						
					 
					
						2017-04-24 02:01:15 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						845e6f7458 
					 
					
						
						
							
							Filter out duplicate test suites  
						
						... 
						
						
						
						I botched the refactoring in 5934c7b4b9 
						
						
					 
					
						2017-04-24 02:01:15 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						f2d4cb8152 
					 
					
						
						
							
							Update RAS speculatively from fetch stage  
						
						
						
						
					 
					
						2017-04-24 02:01:15 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						3b2c15b648 
					 
					
						
						
							
							Use tininess-after-rounding in FPU  
						
						
						
						
					 
					
						2017-04-24 02:01:15 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						c36c171202 
					 
					
						
						
							
							Use correct interrupt priority order  
						
						
						
						
					 
					
						2017-04-24 02:01:15 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						bf861293d9 
					 
					
						
						
							
							Add ShiftQueue; use it  
						
						
						
						
					 
					
						2017-04-24 02:01:15 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						d24d8ff84b 
					 
					
						
						
							
							Don't stall the frontend, making it easier to add more features later  
						
						
						
						
					 
					
						2017-04-24 02:01:15 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						061a0adceb 
					 
					
						
						
							
							Fetch smaller parcels from the I$  
						
						
						
						
					 
					
						2017-04-24 02:01:15 -07:00 
						 
				 
			
				
					
						
							
							
								Ben Keller 
							
						 
					 
					
						
						
							
						
						0aa8f7d61d 
					 
					
						
						
							
							Add narrowData option to AsyncQueue.  
						
						... 
						
						
						
						This option reduces the number of wires that cross the clock boundary.
This can be a useful feature if the clock boundary coincides with
a voltage boundary, in which case the number of level shifters is reduced.
However, this introduces a path that crosses from sink->source->sink domain,
so the option is disabled by default. 
						
						
					 
					
						2017-04-21 16:31:17 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						c72b15f2a0 
					 
					
						
						
							
							Down with any require() statement that makes me RTFC  
						
						
						
						
					 
					
						2017-04-21 15:44:42 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						54820e094d 
					 
					
						
						
							
							Make more require statements in diplomacy verbose ( #693 )  
						
						... 
						
						
						
						* diplomacy: add more verbose requirements
* bump firrtl 
						
						
					 
					
						2017-04-20 13:18:39 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						ef8a819763 
					 
					
						
						
							
							Miscellaneous periphery improvements ( #689 )  
						
						... 
						
						
						
						* fifofixer: work around zero-width wires for single source id
* periphery: sourceshrinker takes maxInFlight parameter 
						
						
					 
					
						2017-04-20 11:28:00 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						9002e7e532 
					 
					
						
						
							
							debug: Debug Module needs to handle DMI NOPs even if DTM won't send them.  
						
						
						
						
					 
					
						2017-04-20 10:19:50 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						cc7f0a5b7a 
					 
					
						
						
							
							debug: whitespace cleanup  
						
						
						
						
					 
					
						2017-04-20 10:19:50 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						5934779082 
					 
					
						
						
							
							debug: Clean up ValidReg assertion.  
						
						
						
						
					 
					
						2017-04-20 10:19:50 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						0c013a56c0 
					 
					
						
						
							
							debug: Make DMI NOPs really NOPs.  
						
						... 
						
						
						
						This simplifies SW design and CDC issues. 
						
						
					 
					
						2017-04-20 10:19:50 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						67404a665b 
					 
					
						
						
							
							When not using a cache, LR/SC isn't legal even on cacheable memory  
						
						
						
						
					 
					
						2017-04-20 08:47:03 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						1be13d6b4c 
					 
					
						
						
							
							PLIC: To avoid hazard between enable -> claim, enforce concurrency=1  
						
						
						
						
					 
					
						2017-04-19 21:37:37 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						3dfd584075 
					 
					
						
						
							
							regmapper: remove the Pipe in the RegMapper Queue  
						
						... 
						
						
						
						With this pipe here, devices which declare concurrency > 0
actually accept transactions on the same cycle they complete
the previous one. This is unexpected behavior. 
						
						
					 
					
						2017-04-19 21:37:37 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						b4d17c76d1 
					 
					
						
						
							
							coreplex: make rational+synchronous crossing configurable ( #688 )  
						
						
						
						
					 
					
						2017-04-19 16:16:05 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						408107447c 
					 
					
						
						
							
							debug: DMI response should be busy, not zero, when there is an error. ( #685 )  
						
						
						
						
					 
					
						2017-04-18 21:41:52 -07:00