Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						3348236320 
					 
					
						
						
							
							junctions: remove obsolete Handshaker crossing  
						
						
						
						
					 
					
						2016-09-13 18:33:56 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						fe6a67dd0e 
					 
					
						
						
							
							tilelink2: add a RegisterCrossing primitive  
						
						
						
						
					 
					
						2016-09-13 18:33:53 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						d75f9d6a34 
					 
					
						
						
							
							junctions: add an AsyncQueue  
						
						
						
						
					 
					
						2016-09-13 17:38:18 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						8142406d2e 
					 
					
						
						
							
							junctions: refactor the Crossing type  
						
						
						
						
					 
					
						2016-09-13 15:51:18 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						ecdfb528c5 
					 
					
						
						
							
							crossing: refactor AsyncDecoupled to provide AsyncDecoupledCrossing with no clock domain  
						
						
						
						
					 
					
						2016-09-13 15:51:18 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						33a05786db 
					 
					
						
						
							
							tilelink2 RAMModel: fix put, get, putAck, getAck case ( #282 )  
						
						... 
						
						
						
						This case should result in undefined data for the Get.
It was previously requiring the Get to return the new Put data,
which is only guaranteed by a FIFO device. 
						
						
					 
					
						2016-09-13 15:44:36 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						632b5896b9 
					 
					
						
						
							
							Delete TestGraphs.scala  
						
						... 
						
						
						
						Re-do later using Fuzzer 
						
						
					 
					
						2016-09-13 13:29:48 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						e318c29d48 
					 
					
						
						
							
							[tilelink2] Fuzzer: Allow noise-making to be parameterized. Better comments.  
						
						
						
						
					 
					
						2016-09-13 12:25:57 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						05100c12a7 
					 
					
						
						
							
							Merge branch 'master' of github.com:ucb-bar/rocket-chip into monitor  
						
						
						
						
					 
					
						2016-09-13 11:18:18 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						61cbe6164d 
					 
					
						
						
							
							Add option to execute JAL from decode stage  
						
						... 
						
						
						
						This is particularly helpful for designs that don't have a BTB, but
it becomes the critical path for designs with RVC.  Caveat emptor. 
						
						
					 
					
						2016-09-13 02:32:00 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						606f19a17f 
					 
					
						
						
							
							tilelink2: RegisterRouter Unit Test  
						
						
						
						
					 
					
						2016-09-12 22:13:39 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						7005422651 
					 
					
						
						
							
							tilelink2 HintHandler: don't HintAck in the middle of a multibeat op  
						
						
						
						
					 
					
						2016-09-12 19:06:35 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						273d3a73f2 
					 
					
						
						
							
							tilelink2: Unit Test passes!  
						
						
						
						
					 
					
						2016-09-12 18:39:50 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						9874bc553a 
					 
					
						
						
							
							tilelink2: Fragmenter supports Hints  
						
						
						
						
					 
					
						2016-09-12 17:31:59 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						42955a0490 
					 
					
						
						
							
							tilelink2: HintHandler optimize to nothing if unneeded  
						
						
						
						
					 
					
						2016-09-12 17:31:16 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						94761f714d 
					 
					
						
						
							
							tilelink2 HintHandler: fill in correct sink in responses  
						
						
						
						
					 
					
						2016-09-12 17:26:40 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						ca5f98f138 
					 
					
						
						
							
							tilelink2: Hints are not special  
						
						... 
						
						
						
						Hints have a TransferSize limit just like all other message types. 
						
						
					 
					
						2016-09-12 17:15:28 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						ad8e563c89 
					 
					
						
						
							
							[tilelink2] Fuzzer: Rewrite of fuzzer  
						
						... 
						
						
						
						Multiple bug-fixes and actual source id generation. 
						
						
					 
					
						2016-09-12 17:00:58 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						0b0c891179 
					 
					
						
						
							
							[tilelink2] Monitor: Allow zero-mask PutPartials  
						
						... 
						
						
						
						this will require a larger address refactoring TBD 
						
						
					 
					
						2016-09-12 17:00:50 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						c57b52ec86 
					 
					
						
						
							
							tilelink2 Fragmenter: bugfix using D.hasData  
						
						
						
						
					 
					
						2016-09-12 16:58:21 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						82681179cb 
					 
					
						
						
							
							[tilelink2] Edges: add size to addr_lo.  
						
						... 
						
						
						
						addr_lo cannot correctly be deciphered from the mask alone.
OxC still has addr_lo === 0 if size is >1. 
						
						
					 
					
						2016-09-12 16:58:09 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						88440ebf89 
					 
					
						
						
							
							Use PseudoLRU in BTB when possible (for powers of two)  
						
						
						
						
					 
					
						2016-09-12 16:52:03 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						266a2f24bd 
					 
					
						
						
							
							Disable Mul early out by default if XLen == 32  
						
						... 
						
						
						
						With a default unroll of 8, it doesn't help performance, but costs area. 
						
						
					 
					
						2016-09-12 16:50:08 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						96185e4b16 
					 
					
						
						
							
							tighten an assert condition  
						
						... 
						
						
						
						dcache.s1_kill is a don't-care if dcache.req.valid wasn't previously high 
						
						
					 
					
						2016-09-12 16:49:46 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						beb141a20b 
					 
					
						
						
							
							Allow M, A, D, C extensions to be disabled in misa register  
						
						
						
						
					 
					
						2016-09-12 16:49:46 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						f3cdeb08c6 
					 
					
						
						
							
							pass nMemChannels to coreplex through CoreplexConfig  
						
						
						
						
					 
					
						2016-09-12 12:40:10 -07:00 
						 
				 
			
				
					
						
							
							
								Howard Mao 
							
						 
					 
					
						
						
							
						
						9d9f90646d 
					 
					
						
						
							
							allow configuration of simulation memory latency  
						
						
						
						
					 
					
						2016-09-12 12:33:50 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						a21b04a7c1 
					 
					
						
						
							
							playground for making different DAGs to use as DUTs  
						
						
						
						
					 
					
						2016-09-12 10:32:45 -07:00 
						 
				 
			
				
					
						
							
							
								Henry Cook 
							
						 
					 
					
						
						
							
						
						0671d5d637 
					 
					
						
						
							
							Initial version of fuzzer and simple ram fuzz test  
						
						
						
						
					 
					
						2016-09-12 10:32:45 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						7760459b76 
					 
					
						
						
							
							tilelink2 RegisterRouter: add RegField test patterns  
						
						
						
						
					 
					
						2016-09-12 10:32:25 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						85ae77c108 
					 
					
						
						
							
							tilelink2 RAMModule: carefully stage the pipeline to make BRAMs possible  
						
						
						
						
					 
					
						2016-09-12 10:32:25 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						9560df537c 
					 
					
						
						
							
							tilelink2 RegisterRouter: allow sub-4k devices in order to make useful unit tests  
						
						
						
						
					 
					
						2016-09-12 10:32:24 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						26f9e2dfbd 
					 
					
						
						
							
							tilelink2 Parameters: fix width=1 address truncation bug  
						
						
						
						
					 
					
						2016-09-12 10:32:24 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						98a4facac7 
					 
					
						
						
							
							tilelink2 RAMModel: clear Mems on power-up  
						
						
						
						
					 
					
						2016-09-12 10:32:24 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						17f7ab18de 
					 
					
						
						
							
							tilelink2 RAMModel: model the state a RAM would have for Put+Gets  
						
						
						
						
					 
					
						2016-09-12 10:32:24 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						488b93d146 
					 
					
						
						
							
							tilelink2 Parameters: if you support PutPartial, you must support PutFull  
						
						
						
						
					 
					
						2016-09-12 10:32:24 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						d6261e8ce8 
					 
					
						
						
							
							tilelink2 Edge: add a numBeats1 method for predecremented code  
						
						
						
						
					 
					
						2016-09-12 10:32:24 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						5604049927 
					 
					
						
						
							
							tilelink2 Buffer: support an unlimited number of channels  
						
						
						
						
					 
					
						2016-09-12 10:32:24 -07:00 
						 
				 
			
				
					
						
							
							
								Yunsup Lee 
							
						 
					 
					
						
						
							
						
						d985cdfc66 
					 
					
						
						
							
							Merge branch 'master' into refactor-periphery  
						
						
						
						
					 
					
						2016-09-10 23:42:13 -07:00 
						 
				 
			
				
					
						
							
							
								Yunsup Lee 
							
						 
					 
					
						
						
							
						
						fea31c7061 
					 
					
						
						
							
							let GlobalAddrMap and ConfigString overridable  
						
						
						
						
					 
					
						2016-09-10 23:39:44 -07:00 
						 
				 
			
				
					
						
							
							
								Yunsup Lee 
							
						 
					 
					
						
						
							
						
						bb3f514e8d 
					 
					
						
						
							
							now able to add periphery devices through traits  
						
						... 
						
						
						
						Unfortunately, I had to touch a lot of code, which weren't quite possible to split up into multiple commits.
This commit gets rid of the "extra" infrastructure to add periphery devices into Top. 
						
						
					 
					
						2016-09-10 23:39:29 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						77e4aa63f8 
					 
					
						
						
							
							Get rid of the unecessary Parameters for Async Reset Reg  
						
						
						
						
					 
					
						2016-09-09 16:24:35 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						b695ab5292 
					 
					
						
						
							
							Merge branch 'master' into tweaks  
						
						
						
						
					 
					
						2016-09-09 15:04:21 -07:00 
						 
				 
			
				
					
						
							
							
								Megan Wachs 
							
						 
					 
					
						
						
							
						
						5f5989848c 
					 
					
						
						
							
							Merge remote-tracking branch 'origin/master' into black_box_regs  
						
						
						
						
					 
					
						2016-09-09 13:12:52 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						656aa78f7d 
					 
					
						
						
							
							Pipeline FMAs more deeply by default  
						
						... 
						
						
						
						Rocket's QoR has improved enough that the FMAs are on the critical
path.  This change seems to keep the integer pipeline's logic
paths balanced with the FPU. 
						
						
					 
					
						2016-09-09 11:06:42 -07:00 
						 
				 
			
				
					
						
							
							
								Andrew Waterman 
							
						 
					 
					
						
						
							
						
						eaa4b04ee5 
					 
					
						
						
							
							Check D$ store->load collisions more precisely  
						
						... 
						
						
						
						Tolerate, for example, a half-word store and a half-word load to
different halves of the same word. 
						
						
					 
					
						2016-09-09 11:06:42 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						c28ca37944 
					 
					
						
						
							
							tilelink2: get rid of fragile implicit lazyModule pattern, and support :=  
						
						... 
						
						
						
						We can more reliably find the current LazyModule from the LazyModule.stack 
						
						
					 
					
						2016-09-08 23:06:59 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						b587a409a3 
					 
					
						
						
							
							tilelink2 Node: make it possible for {Identity,Output,Input}Node to pass a Vec  
						
						... 
						
						
						
						In order to implement a pass-through RAM Monitor model, we will want to support
a variable number of inputs and outputs with BOTH different manager and client
parameters on each bundle. 
						
						
					 
					
						2016-09-08 21:34:20 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						48ca478578 
					 
					
						
						
							
							Merge branch 'master' into intbar  
						
						
						
						
					 
					
						2016-09-08 21:09:59 -07:00 
						 
				 
			
				
					
						
							
							
								Wesley W. Terpstra 
							
						 
					 
					
						
						
							
						
						808a7f60f4 
					 
					
						
						
							
							tilelink2 Legacy: it's only an error if it's valid ( #264 )  
						
						
						
						
					 
					
						2016-09-08 21:09:40 -07:00