2016-08-11 02:20:00 +02:00
|
|
|
package coreplex
|
2016-08-10 03:26:52 +02:00
|
|
|
|
|
|
|
import Chisel._
|
2016-11-18 23:05:14 +01:00
|
|
|
import config._
|
2016-08-10 03:26:52 +02:00
|
|
|
import junctions._
|
2016-10-28 00:34:37 +02:00
|
|
|
import diplomacy._
|
2016-08-10 03:26:52 +02:00
|
|
|
import uncore.tilelink._
|
2016-10-28 00:34:37 +02:00
|
|
|
import uncore.tilelink2._
|
2016-08-10 03:26:52 +02:00
|
|
|
import uncore.util._
|
2016-09-28 06:27:07 +02:00
|
|
|
import util._
|
2016-08-10 03:26:52 +02:00
|
|
|
import rocket._
|
2016-08-10 18:49:56 +02:00
|
|
|
|
2016-11-04 03:48:05 +01:00
|
|
|
/////
|
|
|
|
|
2016-11-23 01:58:24 +01:00
|
|
|
trait L2MasterPort extends CoreplexNetwork
|
|
|
|
{
|
|
|
|
val module: L2MasterPortModule
|
|
|
|
val l2in = TLInputNode()
|
|
|
|
l1tol2.node := l2in
|
|
|
|
}
|
|
|
|
|
|
|
|
trait L2MasterPortBundle extends CoreplexNetworkBundle
|
|
|
|
{
|
|
|
|
val outer: L2MasterPort
|
|
|
|
val l2in = outer.l2in.bundleIn
|
|
|
|
}
|
|
|
|
|
|
|
|
trait L2MasterPortModule extends CoreplexNetworkModule
|
|
|
|
{
|
|
|
|
val outer: L2MasterPort
|
|
|
|
val io: L2MasterPortBundle
|
|
|
|
}
|
|
|
|
|
|
|
|
/////
|
|
|
|
|
2016-10-28 00:34:37 +02:00
|
|
|
class DefaultCoreplex(implicit p: Parameters) extends BaseCoreplex
|
2016-11-16 03:27:52 +01:00
|
|
|
with CoreplexRISCVPlatform
|
2016-11-23 01:58:24 +01:00
|
|
|
with L2MasterPort
|
2016-11-23 00:49:06 +01:00
|
|
|
with RocketTiles {
|
2016-10-29 12:30:49 +02:00
|
|
|
override lazy val module = new DefaultCoreplexModule(this, () => new DefaultCoreplexBundle(this))
|
2016-09-03 02:45:08 +02:00
|
|
|
}
|
|
|
|
|
2016-10-29 12:30:49 +02:00
|
|
|
class DefaultCoreplexBundle[+L <: DefaultCoreplex](_outer: L) extends BaseCoreplexBundle(_outer)
|
2016-11-16 03:27:52 +01:00
|
|
|
with CoreplexRISCVPlatformBundle
|
2016-11-23 01:58:24 +01:00
|
|
|
with L2MasterPortBundle
|
2016-11-23 00:49:06 +01:00
|
|
|
with RocketTilesBundle
|
2016-09-15 21:19:22 +02:00
|
|
|
|
2016-10-29 12:30:49 +02:00
|
|
|
class DefaultCoreplexModule[+L <: DefaultCoreplex, +B <: DefaultCoreplexBundle[L]](_outer: L, _io: () => B) extends BaseCoreplexModule(_outer, _io)
|
2016-11-16 03:27:52 +01:00
|
|
|
with CoreplexRISCVPlatformModule
|
2016-11-23 01:58:24 +01:00
|
|
|
with L2MasterPortModule
|
2016-11-23 00:49:06 +01:00
|
|
|
with RocketTilesModule
|
2016-08-10 03:26:52 +02:00
|
|
|
|
2016-09-22 01:54:35 +02:00
|
|
|
/////
|
|
|
|
|
2016-10-28 00:34:37 +02:00
|
|
|
class MultiClockCoreplex(implicit p: Parameters) extends BaseCoreplex
|
2016-11-19 02:15:57 +01:00
|
|
|
with CoreplexRISCVPlatform
|
2016-11-23 01:58:24 +01:00
|
|
|
with L2MasterPort
|
2016-11-23 00:49:06 +01:00
|
|
|
with AsyncRocketTiles {
|
2016-10-29 12:30:49 +02:00
|
|
|
override lazy val module = new MultiClockCoreplexModule(this, () => new MultiClockCoreplexBundle(this))
|
2016-09-22 01:54:35 +02:00
|
|
|
}
|
|
|
|
|
2016-10-29 12:30:49 +02:00
|
|
|
class MultiClockCoreplexBundle[+L <: MultiClockCoreplex](_outer: L) extends BaseCoreplexBundle(_outer)
|
2016-11-19 02:15:57 +01:00
|
|
|
with CoreplexRISCVPlatformBundle
|
2016-11-23 01:58:24 +01:00
|
|
|
with L2MasterPortBundle
|
2016-11-23 00:49:06 +01:00
|
|
|
with AsyncRocketTilesBundle
|
2016-09-22 01:54:35 +02:00
|
|
|
|
2016-10-29 12:30:49 +02:00
|
|
|
class MultiClockCoreplexModule[+L <: MultiClockCoreplex, +B <: MultiClockCoreplexBundle[L]](_outer: L, _io: () => B) extends BaseCoreplexModule(_outer, _io)
|
2016-11-19 02:15:57 +01:00
|
|
|
with CoreplexRISCVPlatformModule
|
2016-11-23 01:58:24 +01:00
|
|
|
with L2MasterPortModule
|
2016-11-23 00:49:06 +01:00
|
|
|
with AsyncRocketTilesModule
|