1
0
2014-08-07 14:52:56 -07:00
2012-10-18 17:51:41 -07:00
2014-04-07 16:08:06 -07:00
2014-03-15 15:31:04 -07:00
riscv-tests @ 83ed3f519d
2014-04-14 21:18:22 -07:00
2014-04-14 21:18:22 -07:00
2014-04-07 16:08:06 -07:00
2014-04-18 18:05:30 -07:00
2014-08-07 14:52:56 -07:00

Quick and dirty instructions:

Checkout The Code

$ git submodule update --init --recursive

Building The Toolchain

To build RISC-V ISA simulator, frontend server, proxy kernel and newlib based GNU toolchain:

$ export RISCV=/path/to/riscv/toolchain/installation
$ cd riscv-tools
$ ./build.sh

To build asm tests and benchmarks (you must have the RISC-V toolchain installed and in your path):

$ cd riscv-tests/isa/
$ make -j
$ cd riscv-tests/benchmarks
$ make -j

Building The Project

To build the C simulator:

$ cd emulator
$ make

To build the VCS simulator:

$ cd vlsi/build/vcs-sim-rtl
$ make

in either case, you can run a set of assembly tests or simple benchmarks:

$ make run-asm-tests
$ make run-vecasm-tests
$ make run-vecasm-timer-tests
$ make run-bmarks-test

To build a C simulator that is capable of VCD waveform generation:

$ cd emulator
$ make emulator-debug

(note that you must have run make emulator at least once before running make emulator-debug)

And to run the assembly tests on the C simulator and generate waveforms:

$ make run-asm-tests-debug
$ make run-vecasm-tests-debug
$ make run-vecasm-timer-tests-debug
$ make run-bmarks-test-debug

To FPGA-synthesizable verilog (output will be in /fpga/generated-src):

$ cd fpga/build/syn
$ make

Updating To A Newer Version Of Chisel

To grab a newer version of chisel:

$ git submodule update --init
$ cd chisel
$ git pull origin master
Description
Languages
Scala 93.1%
C++ 2.1%
Python 2%
Makefile 1.2%
Verilog 0.8%
Other 0.7%