2016-05-21 03:59:05 +02:00
|
|
|
// See LICENSE for license details.
|
|
|
|
|
|
|
|
package rocket
|
|
|
|
|
|
|
|
import Chisel._
|
|
|
|
import junctions._
|
2016-06-28 22:15:39 +02:00
|
|
|
import uncore.tilelink._
|
|
|
|
import uncore.agents._
|
|
|
|
import uncore.coherence._
|
|
|
|
import uncore.util._
|
|
|
|
import uncore.constants._
|
2016-05-21 03:59:05 +02:00
|
|
|
import cde.{Parameters, Field}
|
|
|
|
import Util._
|
|
|
|
|
|
|
|
class DCacheDataReq(implicit p: Parameters) extends L1HellaCacheBundle()(p) {
|
|
|
|
val addr = Bits(width = untagBits)
|
|
|
|
val write = Bool()
|
|
|
|
val wdata = Bits(width = rowBits)
|
|
|
|
val wmask = Bits(width = rowBytes)
|
|
|
|
val way_en = Bits(width = nWays)
|
|
|
|
}
|
|
|
|
|
|
|
|
class DCacheDataArray(implicit p: Parameters) extends L1HellaCacheModule()(p) {
|
|
|
|
val io = new Bundle {
|
|
|
|
val req = Valid(new DCacheDataReq).flip
|
|
|
|
val resp = Vec(nWays, Bits(OUTPUT, rowBits))
|
|
|
|
}
|
|
|
|
|
|
|
|
val addr = io.req.bits.addr >> rowOffBits
|
|
|
|
for (w <- 0 until nWays) {
|
|
|
|
val array = SeqMem(nSets*refillCycles, Vec(rowBytes, Bits(width=8)))
|
2016-05-25 00:45:52 +02:00
|
|
|
val valid = io.req.valid && (Bool(nWays == 1) || io.req.bits.way_en(w))
|
2016-05-21 03:59:05 +02:00
|
|
|
when (valid && io.req.bits.write) {
|
|
|
|
val data = Vec.tabulate(rowBytes)(i => io.req.bits.wdata(8*(i+1)-1, 8*i))
|
|
|
|
array.write(addr, data, io.req.bits.wmask.toBools)
|
|
|
|
}
|
|
|
|
io.resp(w) := array.read(addr, valid && !io.req.bits.write).toBits
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
class DCache(implicit p: Parameters) extends L1HellaCacheModule()(p) {
|
|
|
|
val io = new Bundle {
|
|
|
|
val cpu = (new HellaCacheIO).flip
|
|
|
|
val ptw = new TLBPTWIO()
|
|
|
|
val mem = new ClientTileLinkIO
|
|
|
|
}
|
|
|
|
|
|
|
|
val fq = Module(new FinishQueue(1))
|
|
|
|
|
|
|
|
require(rowBits == encRowBits) // no ECC
|
|
|
|
require(refillCyclesPerBeat == 1)
|
|
|
|
require(rowBits >= coreDataBits)
|
|
|
|
|
|
|
|
// tags
|
|
|
|
val replacer = p(Replacer)()
|
|
|
|
def onReset = L1Metadata(UInt(0), ClientMetadata.onReset)
|
|
|
|
val meta = Module(new MetadataArray(onReset _))
|
2016-06-01 04:27:28 +02:00
|
|
|
val metaReadArb = Module(new Arbiter(new MetaReadReq, 3))
|
2016-05-21 03:59:05 +02:00
|
|
|
val metaWriteArb = Module(new Arbiter(new L1MetaWriteReq, 3))
|
|
|
|
meta.io.read <> metaReadArb.io.out
|
|
|
|
meta.io.write <> metaWriteArb.io.out
|
|
|
|
|
|
|
|
// data
|
|
|
|
val data = Module(new DCacheDataArray)
|
|
|
|
val dataArb = Module(new Arbiter(new DCacheDataReq, 4))
|
|
|
|
data.io.req <> dataArb.io.out
|
|
|
|
dataArb.io.out.ready := true
|
|
|
|
|
|
|
|
val s1_valid = Reg(next=io.cpu.req.fire(), init=Bool(false))
|
|
|
|
val s1_probe = Reg(next=io.mem.probe.fire(), init=Bool(false))
|
|
|
|
val probe_bits = RegEnable(io.mem.probe.bits, io.mem.probe.fire())
|
|
|
|
val s1_nack = Wire(init=Bool(false))
|
|
|
|
val s1_valid_masked = s1_valid && !io.cpu.s1_kill
|
|
|
|
val s1_valid_not_nacked = s1_valid_masked && !s1_nack
|
2016-06-01 04:27:28 +02:00
|
|
|
val s1_req = Reg(io.cpu.req.bits)
|
|
|
|
when (metaReadArb.io.out.valid) {
|
|
|
|
s1_req := io.cpu.req.bits
|
2016-06-09 22:02:28 +02:00
|
|
|
s1_req.addr := Cat(io.cpu.req.bits.addr >> untagBits, metaReadArb.io.out.bits.idx, io.cpu.req.bits.addr(blockOffBits-1,0))
|
2016-06-01 04:27:28 +02:00
|
|
|
}
|
2016-05-21 03:59:05 +02:00
|
|
|
val s1_read = isRead(s1_req.cmd)
|
|
|
|
val s1_write = isWrite(s1_req.cmd)
|
2016-06-01 04:27:28 +02:00
|
|
|
val s1_readwrite = s1_read || s1_write
|
|
|
|
val s1_flush_valid = Reg(Bool())
|
2016-05-21 03:59:05 +02:00
|
|
|
|
|
|
|
val s_ready :: s_grant_wait :: s_voluntary_writeback :: s_probe_rep_dirty :: s_probe_rep_clean :: s_probe_rep_miss :: s_voluntary_write_meta :: s_probe_write_meta :: Nil = Enum(UInt(), 8)
|
|
|
|
val grant_wait = Reg(init=Bool(false))
|
2016-06-01 04:27:28 +02:00
|
|
|
val release_ack_wait = Reg(init=Bool(false))
|
2016-05-21 03:59:05 +02:00
|
|
|
val release_state = Reg(init=s_ready)
|
2016-05-23 01:16:21 +02:00
|
|
|
val pstore1_valid = Wire(Bool())
|
|
|
|
val pstore2_valid = Reg(Bool())
|
2016-05-21 03:59:05 +02:00
|
|
|
val inWriteback = release_state === s_voluntary_writeback || release_state === s_probe_rep_dirty
|
2016-05-25 00:45:52 +02:00
|
|
|
val releaseWay = Wire(UInt())
|
2016-05-21 03:59:05 +02:00
|
|
|
io.cpu.req.ready := (release_state === s_ready) && !grant_wait && !s1_nack
|
|
|
|
|
|
|
|
// hit initiation path
|
|
|
|
dataArb.io.in(3).valid := io.cpu.req.valid && isRead(io.cpu.req.bits.cmd)
|
|
|
|
dataArb.io.in(3).bits.write := false
|
|
|
|
dataArb.io.in(3).bits.addr := io.cpu.req.bits.addr
|
|
|
|
dataArb.io.in(3).bits.way_en := ~UInt(0, nWays)
|
|
|
|
when (!dataArb.io.in(3).ready && isRead(io.cpu.req.bits.cmd)) { io.cpu.req.ready := false }
|
2016-06-01 04:27:28 +02:00
|
|
|
metaReadArb.io.in(2).valid := io.cpu.req.valid
|
|
|
|
metaReadArb.io.in(2).bits.idx := io.cpu.req.bits.addr(idxMSB, idxLSB)
|
|
|
|
metaReadArb.io.in(2).bits.way_en := ~UInt(0, nWays)
|
|
|
|
when (!metaReadArb.io.in(2).ready) { io.cpu.req.ready := false }
|
2016-05-21 03:59:05 +02:00
|
|
|
|
|
|
|
// address translation
|
|
|
|
val tlb = Module(new TLB)
|
|
|
|
io.ptw <> tlb.io.ptw
|
2016-06-01 04:27:28 +02:00
|
|
|
tlb.io.req.valid := s1_valid_masked && s1_readwrite
|
2016-05-21 03:59:05 +02:00
|
|
|
tlb.io.req.bits.passthrough := s1_req.phys
|
2016-05-22 01:58:36 +02:00
|
|
|
tlb.io.req.bits.vpn := s1_req.addr >> pgIdxBits
|
2016-05-21 03:59:05 +02:00
|
|
|
tlb.io.req.bits.instruction := false
|
|
|
|
tlb.io.req.bits.store := s1_write
|
|
|
|
when (!tlb.io.req.ready && !io.cpu.req.bits.phys) { io.cpu.req.ready := false }
|
2016-06-01 04:27:28 +02:00
|
|
|
when (s1_valid && s1_readwrite && tlb.io.resp.miss) { s1_nack := true }
|
2016-05-21 03:59:05 +02:00
|
|
|
|
|
|
|
val s1_paddr = Cat(tlb.io.resp.ppn, s1_req.addr(pgIdxBits-1,0))
|
2016-05-25 00:45:52 +02:00
|
|
|
val s1_tag = Mux(s1_probe, probe_bits.addr_block >> idxBits, s1_paddr(paddrBits-1, untagBits))
|
2016-07-06 10:31:56 +02:00
|
|
|
val s1_hit_way = meta.io.resp.map(r => r.coh.isValid() && r.tag === s1_tag).toBits
|
2016-05-25 00:45:52 +02:00
|
|
|
val s1_hit_state = ClientMetadata.onReset.fromBits(
|
|
|
|
meta.io.resp.map(r => Mux(r.tag === s1_tag, r.coh.toBits, UInt(0)))
|
|
|
|
.reduce (_|_))
|
|
|
|
val s1_data_way = Mux(inWriteback, releaseWay, s1_hit_way)
|
|
|
|
val s1_data = Mux1H(s1_data_way, data.io.resp) // retime into s2 if critical
|
2016-06-01 04:27:28 +02:00
|
|
|
val s1_victim_way = Wire(init = replacer.way)
|
2016-05-21 03:59:05 +02:00
|
|
|
|
|
|
|
val s2_valid = Reg(next=s1_valid_masked, init=Bool(false))
|
|
|
|
val s2_probe = Reg(next=s1_probe, init=Bool(false))
|
|
|
|
val releaseInFlight = s1_probe || s2_probe || release_state =/= s_ready
|
|
|
|
val s2_valid_masked = s2_valid && Reg(next = !s1_nack)
|
|
|
|
val s2_req = Reg(io.cpu.req.bits)
|
2016-06-01 04:27:28 +02:00
|
|
|
when (s1_valid_not_nacked || s1_flush_valid) {
|
2016-05-21 03:59:05 +02:00
|
|
|
s2_req := s1_req
|
|
|
|
s2_req.addr := s1_paddr
|
|
|
|
}
|
2016-06-01 04:27:28 +02:00
|
|
|
val s2_read = isRead(s2_req.cmd)
|
|
|
|
val s2_write = isWrite(s2_req.cmd)
|
|
|
|
val s2_readwrite = s2_read || s2_write
|
|
|
|
val s2_flush_valid = RegNext(s1_flush_valid)
|
2016-05-21 03:59:05 +02:00
|
|
|
val s2_data = RegEnable(s1_data, s1_valid || inWriteback)
|
2016-05-25 00:45:52 +02:00
|
|
|
val s2_probe_way = RegEnable(s1_hit_way, s1_probe)
|
|
|
|
val s2_probe_state = RegEnable(s1_hit_state, s1_probe)
|
|
|
|
val s2_hit_way = RegEnable(s1_hit_way, s1_valid_not_nacked)
|
|
|
|
val s2_hit_state = RegEnable(s1_hit_state, s1_valid_not_nacked)
|
|
|
|
val s2_hit = s2_hit_state.isHit(s2_req.cmd)
|
2016-06-01 04:27:28 +02:00
|
|
|
val s2_valid_hit = s2_valid_masked && s2_readwrite && s2_hit
|
|
|
|
val s2_valid_miss = s2_valid_masked && s2_readwrite && !s2_hit && !(pstore1_valid || pstore2_valid) && !release_ack_wait
|
2016-05-24 00:42:56 +02:00
|
|
|
val s2_uncached = !addrMap.isCacheable(s2_req.addr)
|
|
|
|
val s2_valid_cached_miss = s2_valid_miss && !s2_uncached
|
2016-06-01 04:27:28 +02:00
|
|
|
val s2_victimize = s2_valid_cached_miss || s2_flush_valid
|
2016-05-24 00:42:56 +02:00
|
|
|
val s2_valid_uncached = s2_valid_miss && s2_uncached
|
2016-06-01 04:27:28 +02:00
|
|
|
val s2_victim_way = Mux(s2_hit_state.isValid() && !s2_flush_valid, s2_hit_way, UIntToOH(RegEnable(s1_victim_way, s1_valid_not_nacked || s1_flush_valid)))
|
|
|
|
val s2_victim_tag = RegEnable(meta.io.resp(s1_victim_way).tag, s1_valid_not_nacked || s1_flush_valid)
|
|
|
|
val s2_victim_state = Mux(s2_hit_state.isValid() && !s2_flush_valid, s2_hit_state, RegEnable(meta.io.resp(s1_victim_way).coh, s1_valid_not_nacked || s1_flush_valid))
|
|
|
|
val s2_victim_valid = s2_victim_state.isValid()
|
2016-05-25 00:45:52 +02:00
|
|
|
val s2_victim_dirty = s2_victim_state.requiresVoluntaryWriteback()
|
2016-05-24 00:42:56 +02:00
|
|
|
io.cpu.s2_nack := s2_valid && !s2_valid_hit && !(s2_valid_uncached && io.mem.acquire.ready)
|
|
|
|
when (s2_valid && !s2_valid_hit) { s1_nack := true }
|
2016-05-21 03:59:05 +02:00
|
|
|
|
|
|
|
// exceptions
|
|
|
|
val misaligned = new StoreGen(s1_req.typ, s1_req.addr, UInt(0), wordBytes).misaligned
|
|
|
|
io.cpu.xcpt.ma.ld := s1_read && misaligned
|
|
|
|
io.cpu.xcpt.ma.st := s1_write && misaligned
|
|
|
|
io.cpu.xcpt.pf.ld := s1_read && tlb.io.resp.xcpt_ld
|
|
|
|
io.cpu.xcpt.pf.st := s1_write && tlb.io.resp.xcpt_st
|
|
|
|
assert(!(Reg(next=
|
|
|
|
(io.cpu.xcpt.ma.ld || io.cpu.xcpt.ma.st || io.cpu.xcpt.pf.ld || io.cpu.xcpt.pf.st)) &&
|
2016-06-01 04:27:28 +02:00
|
|
|
s2_valid_masked),
|
2016-05-21 03:59:05 +02:00
|
|
|
"DCache exception occurred - cache response not killed.")
|
|
|
|
|
2016-05-23 02:18:26 +02:00
|
|
|
// load reservations
|
|
|
|
val s2_lr = Bool(usingAtomics) && s2_req.cmd === M_XLR
|
|
|
|
val s2_sc = Bool(usingAtomics) && s2_req.cmd === M_XSC
|
|
|
|
val lrscCount = Reg(init=UInt(0))
|
|
|
|
val lrscValid = lrscCount > 0
|
|
|
|
val lrscAddr = Reg(UInt())
|
|
|
|
val s2_sc_fail = s2_sc && !(lrscValid && lrscAddr === (s2_req.addr >> blockOffBits))
|
|
|
|
when (s2_valid_hit && s2_lr) {
|
|
|
|
lrscCount := lrscCycles - 1
|
|
|
|
lrscAddr := s2_req.addr >> blockOffBits
|
|
|
|
}
|
|
|
|
when (lrscValid) { lrscCount := lrscCount - 1 }
|
|
|
|
when ((s2_valid_hit && s2_sc) || io.cpu.invalidate_lr) { lrscCount := 0 }
|
|
|
|
|
2016-05-23 01:16:21 +02:00
|
|
|
// pending store buffer
|
|
|
|
val pstore1_cmd = RegEnable(s1_req.cmd, s1_valid_not_nacked && s1_write)
|
|
|
|
val pstore1_typ = RegEnable(s1_req.typ, s1_valid_not_nacked && s1_write)
|
|
|
|
val pstore1_addr = RegEnable(s1_paddr, s1_valid_not_nacked && s1_write)
|
|
|
|
val pstore1_data = RegEnable(io.cpu.s1_data, s1_valid_not_nacked && s1_write)
|
2016-05-23 02:17:57 +02:00
|
|
|
val pstore1_way = RegEnable(s1_hit_way, s1_valid_not_nacked && s1_write)
|
2016-05-23 01:16:21 +02:00
|
|
|
val pstore1_storegen = new StoreGen(pstore1_typ, pstore1_addr, pstore1_data, wordBytes)
|
|
|
|
val pstore1_storegen_data = Wire(init = pstore1_storegen.data)
|
|
|
|
val pstore1_amo = Bool(usingAtomics) && isRead(pstore1_cmd)
|
|
|
|
val pstore_drain_structural = pstore1_valid && pstore2_valid && ((s1_valid && s1_write) || pstore1_amo)
|
|
|
|
val pstore_drain_opportunistic = !(io.cpu.req.valid && isRead(io.cpu.req.bits.cmd))
|
|
|
|
val pstore_drain_on_miss = releaseInFlight || io.cpu.s2_nack
|
|
|
|
val pstore_drain =
|
|
|
|
Bool(usingAtomics) && pstore_drain_structural ||
|
|
|
|
(((pstore1_valid && !pstore1_amo) || pstore2_valid) && (pstore_drain_opportunistic || pstore_drain_on_miss))
|
|
|
|
pstore1_valid := {
|
2016-06-01 04:27:28 +02:00
|
|
|
val s2_store_valid = s2_valid_hit && s2_write && !s2_sc_fail
|
2016-05-23 01:16:21 +02:00
|
|
|
val pstore1_held = Reg(Bool())
|
2016-05-24 00:42:56 +02:00
|
|
|
assert(!s2_store_valid || !pstore1_held)
|
2016-05-23 01:16:21 +02:00
|
|
|
pstore1_held := (s2_store_valid || pstore1_held) && pstore2_valid && !pstore_drain
|
|
|
|
s2_store_valid || pstore1_held
|
|
|
|
}
|
2016-05-25 00:45:52 +02:00
|
|
|
val advance_pstore1 = pstore1_valid && (pstore2_valid === pstore_drain)
|
2016-05-23 01:16:21 +02:00
|
|
|
pstore2_valid := pstore2_valid && !pstore_drain || advance_pstore1
|
|
|
|
val pstore2_addr = RegEnable(pstore1_addr, advance_pstore1)
|
|
|
|
val pstore2_way = RegEnable(pstore1_way, advance_pstore1)
|
|
|
|
val pstore2_storegen_data = RegEnable(pstore1_storegen_data, advance_pstore1)
|
|
|
|
val pstore2_storegen_mask = RegEnable(pstore1_storegen.mask, advance_pstore1)
|
|
|
|
dataArb.io.in(0).valid := pstore_drain
|
2016-05-21 03:59:05 +02:00
|
|
|
dataArb.io.in(0).bits.write := true
|
2016-05-23 01:16:21 +02:00
|
|
|
dataArb.io.in(0).bits.addr := Mux(pstore2_valid, pstore2_addr, pstore1_addr)
|
|
|
|
dataArb.io.in(0).bits.way_en := Mux(pstore2_valid, pstore2_way, pstore1_way)
|
|
|
|
dataArb.io.in(0).bits.wdata := Fill(rowWords, Mux(pstore2_valid, pstore2_storegen_data, pstore1_storegen_data))
|
|
|
|
val pstore_mask_shift =
|
|
|
|
if (rowOffBits > offsetlsb) Mux(pstore2_valid, pstore2_addr, pstore1_addr)(rowOffBits-1,offsetlsb) << wordOffBits
|
|
|
|
else UInt(0)
|
|
|
|
dataArb.io.in(0).bits.wmask := Mux(pstore2_valid, pstore2_storegen_mask, pstore1_storegen.mask) << pstore_mask_shift
|
2016-05-21 03:59:05 +02:00
|
|
|
|
|
|
|
// store->load RAW hazard detection
|
|
|
|
val s1_idx = s1_req.addr(idxMSB, wordOffBits)
|
|
|
|
val s1_raw_hazard = s1_read &&
|
2016-05-23 01:16:21 +02:00
|
|
|
((pstore1_valid && pstore1_addr(idxMSB, wordOffBits) === s1_idx) ||
|
|
|
|
(pstore2_valid && pstore2_addr(idxMSB, wordOffBits) === s1_idx))
|
2016-05-22 01:58:36 +02:00
|
|
|
when (s1_valid && s1_raw_hazard) { s1_nack := true }
|
2016-05-21 03:59:05 +02:00
|
|
|
|
|
|
|
val s2_new_hit_state = s2_hit_state.onHit(s2_req.cmd)
|
2016-06-01 04:27:28 +02:00
|
|
|
metaWriteArb.io.in(0).valid := (s2_valid_hit && s2_hit_state =/= s2_new_hit_state) || (s2_victimize && !s2_victim_dirty)
|
2016-05-25 00:45:52 +02:00
|
|
|
metaWriteArb.io.in(0).bits.way_en := s2_victim_way
|
2016-05-21 03:59:05 +02:00
|
|
|
metaWriteArb.io.in(0).bits.idx := s2_req.addr(idxMSB, idxLSB)
|
2016-05-22 01:58:36 +02:00
|
|
|
metaWriteArb.io.in(0).bits.data.coh := Mux(s2_hit, s2_new_hit_state, ClientMetadata.onReset)
|
2016-05-21 03:59:05 +02:00
|
|
|
metaWriteArb.io.in(0).bits.data.tag := s2_req.addr(paddrBits-1, untagBits)
|
|
|
|
|
|
|
|
// acquire
|
2016-05-24 00:42:56 +02:00
|
|
|
val cachedGetMessage = s2_hit_state.makeAcquire(
|
|
|
|
client_xact_id = UInt(0),
|
|
|
|
addr_block = s2_req.addr(paddrBits-1, blockOffBits),
|
|
|
|
op_code = s2_req.cmd)
|
|
|
|
val uncachedGetMessage = Get(
|
|
|
|
client_xact_id = UInt(0),
|
|
|
|
addr_block = s2_req.addr(paddrBits-1, blockOffBits),
|
|
|
|
addr_beat = s2_req.addr(blockOffBits-1, beatOffBits),
|
|
|
|
addr_byte = s2_req.addr(beatOffBits-1, 0),
|
|
|
|
operand_size = s2_req.typ,
|
|
|
|
alloc = Bool(false))
|
2016-05-26 04:44:31 +02:00
|
|
|
val uncachedPutOffset = // TODO zero-width
|
|
|
|
if (beatBytes > wordBytes) s2_req.addr(beatOffBits-1, wordOffBits)
|
|
|
|
else UInt(0)
|
2016-05-24 00:42:56 +02:00
|
|
|
val uncachedPutMessage = Put(
|
|
|
|
client_xact_id = UInt(0),
|
|
|
|
addr_block = s2_req.addr(paddrBits-1, blockOffBits),
|
|
|
|
addr_beat = s2_req.addr(blockOffBits-1, beatOffBits),
|
|
|
|
data = Fill(beatWords, pstore1_storegen.data),
|
2016-06-28 22:15:39 +02:00
|
|
|
wmask = Some(pstore1_storegen.mask << (uncachedPutOffset << wordOffBits)),
|
2016-05-24 00:42:56 +02:00
|
|
|
alloc = Bool(false))
|
2016-05-25 00:45:35 +02:00
|
|
|
val uncachedPutAtomicMessage = PutAtomic(
|
|
|
|
client_xact_id = UInt(0),
|
|
|
|
addr_block = s2_req.addr(paddrBits-1, blockOffBits),
|
|
|
|
addr_beat = s2_req.addr(blockOffBits-1, beatOffBits),
|
|
|
|
addr_byte = s2_req.addr(beatOffBits-1, 0),
|
|
|
|
atomic_opcode = s2_req.cmd,
|
|
|
|
operand_size = s2_req.typ,
|
|
|
|
data = Fill(beatWords, pstore1_storegen.data))
|
2016-05-24 00:42:56 +02:00
|
|
|
io.mem.acquire.valid := ((s2_valid_cached_miss && !s2_victim_dirty) || s2_valid_uncached) && fq.io.enq.ready
|
|
|
|
io.mem.acquire.bits := cachedGetMessage
|
|
|
|
when (s2_uncached) {
|
2016-05-25 00:45:52 +02:00
|
|
|
assert(!s2_valid_masked || !s2_hit_state.isValid(), "cache hit on uncached access")
|
2016-05-24 00:42:56 +02:00
|
|
|
io.mem.acquire.bits := uncachedGetMessage
|
2016-06-01 04:27:28 +02:00
|
|
|
when (s2_write) {
|
2016-05-24 00:42:56 +02:00
|
|
|
io.mem.acquire.bits := uncachedPutMessage
|
2016-05-25 00:45:35 +02:00
|
|
|
when (pstore1_amo) {
|
|
|
|
io.mem.acquire.bits := uncachedPutAtomicMessage
|
|
|
|
}
|
2016-05-24 00:42:56 +02:00
|
|
|
}
|
|
|
|
}
|
2016-05-21 03:59:05 +02:00
|
|
|
when (io.mem.acquire.fire()) { grant_wait := true }
|
|
|
|
|
|
|
|
// grant
|
|
|
|
val grantIsRefill = io.mem.grant.bits.hasMultibeatData()
|
2016-05-24 00:42:56 +02:00
|
|
|
val grantIsVoluntary = io.mem.grant.bits.isVoluntary()
|
|
|
|
val grantIsUncached = !grantIsRefill && !grantIsVoluntary
|
2016-05-22 01:58:36 +02:00
|
|
|
when (io.mem.grant.valid) {
|
2016-06-01 04:27:28 +02:00
|
|
|
assert(grant_wait || grantIsVoluntary && release_ack_wait, "unexpected grant")
|
2016-05-24 00:42:56 +02:00
|
|
|
when (grantIsUncached) { s2_data := io.mem.grant.bits.data }
|
2016-06-01 04:27:28 +02:00
|
|
|
when (grantIsVoluntary) { release_ack_wait := false }
|
2016-05-22 01:58:36 +02:00
|
|
|
}
|
2016-05-21 03:59:05 +02:00
|
|
|
val (refillCount, refillDone) = Counter(io.mem.grant.fire() && grantIsRefill, refillCycles)
|
2016-05-22 01:58:36 +02:00
|
|
|
val grantDone = refillDone || grantIsUncached
|
2016-05-21 03:59:05 +02:00
|
|
|
when (io.mem.grant.fire() && grantDone) { grant_wait := false }
|
|
|
|
|
|
|
|
// data refill
|
|
|
|
dataArb.io.in(1).valid := grantIsRefill && io.mem.grant.valid
|
|
|
|
io.mem.grant.ready := true
|
2016-05-24 00:42:56 +02:00
|
|
|
assert(dataArb.io.in(1).ready || !dataArb.io.in(1).valid)
|
2016-05-21 03:59:05 +02:00
|
|
|
dataArb.io.in(1).bits.write := true
|
|
|
|
dataArb.io.in(1).bits.addr := Cat(s2_req.addr(paddrBits-1, blockOffBits), io.mem.grant.bits.addr_beat) << beatOffBits
|
2016-05-25 00:45:52 +02:00
|
|
|
dataArb.io.in(1).bits.way_en := s2_victim_way
|
2016-05-21 03:59:05 +02:00
|
|
|
dataArb.io.in(1).bits.wdata := io.mem.grant.bits.data
|
|
|
|
dataArb.io.in(1).bits.wmask := ~UInt(0, rowBytes)
|
|
|
|
// tag updates on refill
|
|
|
|
metaWriteArb.io.in(1).valid := refillDone
|
2016-05-24 00:42:56 +02:00
|
|
|
assert(!metaWriteArb.io.in(1).valid || metaWriteArb.io.in(1).ready)
|
2016-05-25 00:45:52 +02:00
|
|
|
metaWriteArb.io.in(1).bits.way_en := s2_victim_way
|
2016-05-21 03:59:05 +02:00
|
|
|
metaWriteArb.io.in(1).bits.idx := s2_req.addr(idxMSB, idxLSB)
|
|
|
|
metaWriteArb.io.in(1).bits.data.coh := s2_hit_state.onGrant(io.mem.grant.bits, s2_req.cmd)
|
|
|
|
metaWriteArb.io.in(1).bits.data.tag := s2_req.addr(paddrBits-1, untagBits)
|
|
|
|
|
|
|
|
// finish
|
2016-05-24 00:42:56 +02:00
|
|
|
fq.io.enq.valid := io.mem.grant.fire() && io.mem.grant.bits.requiresAck() && (!grantIsRefill || refillDone)
|
2016-05-21 03:59:05 +02:00
|
|
|
fq.io.enq.bits := io.mem.grant.bits.makeFinish()
|
|
|
|
io.mem.finish <> fq.io.deq
|
2016-05-25 00:45:52 +02:00
|
|
|
when (fq.io.enq.valid) { assert(fq.io.enq.ready) }
|
|
|
|
when (refillDone) { replacer.miss }
|
2016-05-21 03:59:05 +02:00
|
|
|
|
2016-05-24 00:42:56 +02:00
|
|
|
// probe
|
|
|
|
val block_probe = releaseInFlight || lrscValid || (s2_valid_hit && s2_lr)
|
2016-06-01 04:27:28 +02:00
|
|
|
metaReadArb.io.in(1).valid := io.mem.probe.valid && !block_probe
|
|
|
|
io.mem.probe.ready := metaReadArb.io.in(1).ready && !block_probe && !s1_valid && (!s2_valid || s2_valid_hit)
|
|
|
|
metaReadArb.io.in(1).bits.idx := io.mem.probe.bits.addr_block
|
|
|
|
metaReadArb.io.in(1).bits.way_en := ~UInt(0, nWays)
|
2016-05-24 00:42:56 +02:00
|
|
|
|
2016-05-21 03:59:05 +02:00
|
|
|
// release
|
|
|
|
val (writebackCount, writebackDone) = Counter(io.mem.release.fire() && inWriteback, refillCycles)
|
|
|
|
val releaseDone = writebackDone || (io.mem.release.fire() && !inWriteback)
|
|
|
|
val releaseRejected = io.mem.release.valid && !io.mem.release.ready
|
|
|
|
val s1_release_data_valid = Reg(next = dataArb.io.in(2).fire())
|
|
|
|
val s2_release_data_valid = Reg(next = s1_release_data_valid && !releaseRejected)
|
|
|
|
val releaseDataBeat = Cat(UInt(0), writebackCount) + Mux(releaseRejected, UInt(0), s1_release_data_valid + Cat(UInt(0), s2_release_data_valid))
|
|
|
|
io.mem.release.valid := s2_release_data_valid
|
|
|
|
io.mem.release.bits := ClientMetadata.onReset.makeRelease(probe_bits)
|
2016-05-25 00:45:52 +02:00
|
|
|
val voluntaryReleaseMessage = s2_victim_state.makeVoluntaryWriteback(UInt(0), UInt(0))
|
|
|
|
val voluntaryNewCoh = s2_victim_state.onCacheControl(M_FLUSH)
|
|
|
|
val probeResponseMessage = s2_probe_state.makeRelease(probe_bits)
|
|
|
|
val probeNewCoh = s2_probe_state.onProbe(probe_bits)
|
2016-05-24 00:42:56 +02:00
|
|
|
val newCoh = Wire(init = probeNewCoh)
|
2016-05-25 00:45:52 +02:00
|
|
|
releaseWay := s2_probe_way
|
2016-06-01 04:27:28 +02:00
|
|
|
when (s2_victimize && s2_victim_dirty) {
|
2016-05-25 00:45:52 +02:00
|
|
|
assert(!s2_hit_state.isValid())
|
2016-05-21 03:59:05 +02:00
|
|
|
release_state := s_voluntary_writeback
|
2016-05-25 00:45:52 +02:00
|
|
|
probe_bits.addr_block := Cat(s2_victim_tag, s2_req.addr(idxMSB, idxLSB))
|
2016-05-21 03:59:05 +02:00
|
|
|
}
|
|
|
|
when (s2_probe) {
|
2016-05-25 00:45:52 +02:00
|
|
|
when (s2_probe_state.requiresVoluntaryWriteback()) { release_state := s_probe_rep_dirty }
|
|
|
|
.elsewhen (s2_probe_state.isValid()) { release_state := s_probe_rep_clean }
|
2016-05-21 03:59:05 +02:00
|
|
|
.otherwise {
|
|
|
|
io.mem.release.valid := true
|
|
|
|
release_state := s_probe_rep_miss
|
|
|
|
}
|
|
|
|
}
|
|
|
|
when (releaseDone) { release_state := s_ready }
|
|
|
|
when (release_state === s_probe_rep_miss || release_state === s_probe_rep_clean) {
|
|
|
|
io.mem.release.valid := true
|
|
|
|
}
|
|
|
|
when (release_state === s_probe_rep_clean || release_state === s_probe_rep_dirty) {
|
2016-05-24 00:42:56 +02:00
|
|
|
io.mem.release.bits := probeResponseMessage
|
2016-05-21 03:59:05 +02:00
|
|
|
when (releaseDone) { release_state := s_probe_write_meta }
|
|
|
|
}
|
|
|
|
when (release_state === s_voluntary_writeback || release_state === s_voluntary_write_meta) {
|
2016-05-24 00:42:56 +02:00
|
|
|
io.mem.release.bits := voluntaryReleaseMessage
|
|
|
|
newCoh := voluntaryNewCoh
|
2016-05-25 00:45:52 +02:00
|
|
|
releaseWay := s2_victim_way
|
2016-06-01 04:27:28 +02:00
|
|
|
when (releaseDone) {
|
|
|
|
release_state := s_voluntary_write_meta
|
|
|
|
release_ack_wait := true
|
|
|
|
}
|
2016-05-21 03:59:05 +02:00
|
|
|
}
|
|
|
|
when (s2_probe && !io.mem.release.fire()) { s1_nack := true }
|
|
|
|
io.mem.release.bits.addr_block := probe_bits.addr_block
|
|
|
|
io.mem.release.bits.addr_beat := writebackCount
|
|
|
|
io.mem.release.bits.data := s2_data
|
|
|
|
|
|
|
|
dataArb.io.in(2).valid := inWriteback && releaseDataBeat < refillCycles
|
|
|
|
dataArb.io.in(2).bits.write := false
|
|
|
|
dataArb.io.in(2).bits.addr := Cat(io.mem.release.bits.addr_block, releaseDataBeat(log2Up(refillCycles)-1,0)) << rowOffBits
|
|
|
|
dataArb.io.in(2).bits.way_en := ~UInt(0, nWays)
|
|
|
|
|
|
|
|
metaWriteArb.io.in(2).valid := (release_state === s_voluntary_write_meta || release_state === s_probe_write_meta)
|
2016-05-24 00:42:56 +02:00
|
|
|
metaWriteArb.io.in(2).bits.way_en := releaseWay
|
2016-05-21 03:59:05 +02:00
|
|
|
metaWriteArb.io.in(2).bits.idx := io.mem.release.bits.full_addr()(idxMSB, idxLSB)
|
2016-05-24 00:42:56 +02:00
|
|
|
metaWriteArb.io.in(2).bits.data.coh := newCoh
|
2016-05-21 03:59:05 +02:00
|
|
|
metaWriteArb.io.in(2).bits.data.tag := io.mem.release.bits.full_addr()(paddrBits-1, untagBits)
|
|
|
|
when (metaWriteArb.io.in(2).fire()) { release_state := s_ready }
|
|
|
|
|
2016-05-24 00:42:56 +02:00
|
|
|
// cached response
|
|
|
|
io.cpu.resp.valid := s2_valid_hit
|
|
|
|
io.cpu.resp.bits := s2_req
|
2016-06-01 04:27:28 +02:00
|
|
|
io.cpu.resp.bits.has_data := s2_read
|
2016-05-24 00:42:56 +02:00
|
|
|
io.cpu.resp.bits.replay := false
|
2016-05-21 03:59:05 +02:00
|
|
|
io.cpu.ordered := !(s1_valid || s2_valid || grant_wait)
|
|
|
|
|
2016-05-24 00:42:56 +02:00
|
|
|
// uncached response
|
|
|
|
io.cpu.replay_next := io.mem.grant.valid && grantIsUncached
|
|
|
|
val doUncachedResp = Reg(next = io.cpu.replay_next)
|
|
|
|
when (doUncachedResp) {
|
|
|
|
assert(!s2_valid_hit)
|
|
|
|
io.cpu.resp.valid := true
|
|
|
|
io.cpu.resp.bits.replay := true
|
|
|
|
}
|
|
|
|
|
2016-05-21 03:59:05 +02:00
|
|
|
// load data subword mux/sign extension
|
2016-05-26 04:44:31 +02:00
|
|
|
val s2_word_idx = // TODO zero-width
|
|
|
|
if (rowBits > wordBits) s2_req.addr(log2Up(rowBits/8)-1, log2Up(wordBytes))
|
|
|
|
else UInt(0)
|
2016-05-21 03:59:05 +02:00
|
|
|
val s2_data_word = s2_data >> Cat(s2_word_idx, UInt(0, log2Up(coreDataBits)))
|
|
|
|
val loadgen = new LoadGen(s2_req.typ, s2_req.addr, s2_data_word, s2_sc, wordBytes)
|
2016-05-23 02:18:26 +02:00
|
|
|
io.cpu.resp.bits.data := loadgen.data | s2_sc_fail
|
2016-05-21 03:59:05 +02:00
|
|
|
io.cpu.resp.bits.data_word_bypass := loadgen.wordData
|
2016-05-23 01:16:21 +02:00
|
|
|
io.cpu.resp.bits.store_data := pstore1_data
|
2016-05-22 01:58:36 +02:00
|
|
|
|
|
|
|
// AMOs
|
|
|
|
if (usingAtomics) {
|
|
|
|
val amoalu = Module(new AMOALU)
|
2016-05-25 01:26:07 +02:00
|
|
|
amoalu.io.addr := pstore1_addr
|
|
|
|
amoalu.io.cmd := pstore1_cmd
|
|
|
|
amoalu.io.typ := pstore1_typ
|
2016-05-22 01:58:36 +02:00
|
|
|
amoalu.io.lhs := s2_data_word
|
2016-05-23 01:16:21 +02:00
|
|
|
amoalu.io.rhs := pstore1_data
|
|
|
|
pstore1_storegen_data := amoalu.io.out
|
|
|
|
} else {
|
2016-06-01 04:27:28 +02:00
|
|
|
assert(!(s1_valid_masked && s1_read && s1_write), "unsupported D$ operation")
|
|
|
|
}
|
|
|
|
|
|
|
|
// flushes
|
|
|
|
val flushed = Reg(init=Bool(true))
|
|
|
|
val flushing = Reg(init=Bool(false))
|
|
|
|
val flushCounter = Counter(nSets * nWays)
|
|
|
|
when (io.mem.acquire.fire()) { flushed := false }
|
|
|
|
when (s2_valid_masked && s2_req.cmd === M_FLUSH_ALL) {
|
|
|
|
io.cpu.s2_nack := !flushed
|
|
|
|
when (!flushed) {
|
|
|
|
flushing := !release_ack_wait
|
|
|
|
}
|
|
|
|
}
|
|
|
|
s1_flush_valid := metaReadArb.io.in(0).fire() && !s1_flush_valid && !s2_flush_valid && release_state === s_ready && !release_ack_wait
|
|
|
|
metaReadArb.io.in(0).valid := flushing
|
|
|
|
metaReadArb.io.in(0).bits.idx := flushCounter.value
|
|
|
|
metaReadArb.io.in(0).bits.way_en := ~UInt(0, nWays)
|
|
|
|
when (flushing) {
|
|
|
|
s1_victim_way := flushCounter.value >> log2Up(nSets)
|
|
|
|
when (s2_flush_valid) {
|
|
|
|
when (flushCounter.inc()) {
|
|
|
|
flushed := true
|
|
|
|
}
|
|
|
|
}
|
|
|
|
when (flushed && release_state === s_ready && !release_ack_wait) {
|
|
|
|
flushing := false
|
|
|
|
}
|
2016-05-22 01:58:36 +02:00
|
|
|
}
|
2016-05-21 03:59:05 +02:00
|
|
|
}
|