bootrom | ||
fpga-shells@b49f5cfa78 | ||
rocket-chip@81d631a6a1 | ||
sifive-blocks@88f1cbe420 | ||
src/main/scala | ||
.gitignore | ||
.gitmodules | ||
build.sbt | ||
common.mk | ||
LICENSE | ||
Makefile.e300artydevkit | ||
Makefile.u500ml507devkit | ||
Makefile.u500vc707devkit | ||
Makefile.u500vc707iofpga | ||
README.md |
Freedom
This repository contains the RTL created by SiFive for its Freedom E300 and U500 platforms. The Freedom E310 Arty FPGA Dev Kit implements the Freedom E300 Platform and is designed to be mapped onto an Arty FPGA Evaluation Kit. The Freedom U500 VC707 FPGA Dev Kit implements the Freedom U500 Platform and is designed to be mapped onto a VC707 FPGA Evaluation Kit. Both systems boot autonomously and can be controlled via an external debugger.
Please read the section corresponding to the kit you are interested in for instructions on how to use this repo.
Software Requirement
To compile the bootloaders for both Freedom E300 Arty and U500 VC707 FPGA dev kits, the RISC-V software toolchain must be installed locally and set the $(RISCV) environment variable to point to the location of where the RISC-V toolchains are installed. You can build the toolchain from scratch or download the tools here: https://www.sifive.com/products/tools/
Freedom E300 Arty FPGA Dev Kit
The Freedom E300 Arty FPGA Dev Kit implements a Freedom E300 chip.
How to build
The Makefile corresponding to the Freedom E300 Arty FPGA Dev Kit is
Makefile.e300artydevkit
and it consists of two main targets:
verilog
: to compile the Chisel source files and generate the Verilog files.mcs
: to create a Configuration Memory File (.mcs) that can be programmed onto an Arty FPGA board.
To execute these targets, you can run the following commands:
$ make -f Makefile.e300artydevkit verilog
$ make -f Makefile.e300artydevkit mcs
Note: This flow requires Vivado 2017.1. Old versions are known to fail.
These will place the files under builds/e300artydevkit/obj
.
Note that in order to run the mcs
target, you need to have the vivado
executable on your PATH
.
Bootrom
The default bootrom consists of a program that immediately jumps to address 0x20400000, which is 0x00400000 bytes into the SPI flash memory on the Arty board.
Using the generated MCS Image
For instructions for getting the generated image onto an FPGA and programming it with software using the Freedom E SDK, please see the Freedom E310 Arty FPGA Dev Kit Getting Started Guide.
Freedom U500 VC707 FPGA Dev Kit
The Freedom U500 VC707 FPGA Dev Kit implements the Freedom U500 platform.
How to build
The Makefile corresponding to the Freedom U500 VC707 FPGA Dev Kit is
Makefile.u500vc707devkit
and it consists of two main targets:
verilog
: to compile the Chisel source files and generate the Verilog files.mcs
: to create a Configuration Memory File (.mcs) that can be programmed onto an VC707 FPGA board.
To execute these targets, you can run the following commands:
$ make -f Makefile.u500vc707devkit verilog
$ make -f Makefile.u500vc707devkit mcs
Note: This flow requires Vivado 2016.4. Newer versions are known to fail.
These will place the files under builds/u500vc707devkit/obj
.
Note that in order to run the mcs
target, you need to have the vivado
executable on your PATH
.
Bootrom
The default bootrom consists of a bootloader that loads a program off the SD card slot on the VC707 board.