.. |
Arbiter.scala
|
[tl2] convert NBDcache to TL2 (WIP; compiles but untested)
|
2016-11-18 19:04:06 -08:00 |
AtomicAutomata.scala
|
tilelink2 AtomicAutomata: fix AccessAck on same cycle as PutFull
|
2016-10-31 15:17:10 -07:00 |
Broadcast.scala
|
Broadcast: single-cycle response is possible
|
2016-11-22 20:45:40 -08:00 |
Buffer.scala
|
tilelink2: WidthWidget and Fragmenter no longer erase latency
|
2016-10-13 17:02:18 -07:00 |
Bundles.scala
|
[tl2] fix comment explaining permissions
|
2016-11-18 19:02:17 -08:00 |
Crossing.scala
|
tilelink2 Crossing: these asserts should be done by the AsyncQueue
|
2016-10-14 16:54:09 -07:00 |
Edges.scala
|
[tl2] convert NBDcache to TL2 (WIP; compiles but untested)
|
2016-11-18 19:04:06 -08:00 |
Example.scala
|
tilelink2: move general-purpose code out of tilelink2 package
|
2016-10-03 16:22:28 -07:00 |
Filter.scala
|
tilelink2 Filter: make transfer cap robust against large filters
|
2016-11-04 13:35:36 -07:00 |
Fragmenter.scala
|
tilelink2: replace addr_hi with address (#397)
|
2016-10-14 14:09:39 -07:00 |
Fuzzer.scala
|
[tl2] expand firstlast api and L1WB bugfix
|
2016-11-14 12:12:31 -08:00 |
HintHandler.scala
|
tilelink2 Parameters: sinkId is per port, not per manager
|
2016-11-03 14:37:17 -07:00 |
IntNodes.scala
|
coreplex: allow zero interrupt sink/sources
|
2016-11-16 16:50:36 -08:00 |
Isolation.scala
|
rocket: change connection between rocketchip and coreplex
|
2016-11-15 18:27:52 -08:00 |
Legacy.scala
|
rocketchip: move from using cde to config
|
2016-11-18 16:18:33 -08:00 |
Metadata.scala
|
[rocket] cleanup mshr logic
|
2016-11-23 12:09:56 -08:00 |
Monitor.scala
|
Monitor: restore Probe&Acquire checks
|
2016-11-14 15:36:52 -08:00 |
Nodes.scala
|
diplomacy: include InternalNodes for AXI4 and TL
|
2016-11-23 20:44:45 -08:00 |
package.scala
|
tilelink2 SourceShrinker: a concurrency reducing adapter
|
2016-11-22 21:43:38 -08:00 |
Parameters.scala
|
tilelink2 Xbar: merge the AddressSets of fractured managers
|
2016-11-03 22:18:28 -07:00 |
RAMModel.scala
|
[tl2] expand firstlast api and L1WB bugfix
|
2016-11-14 12:12:31 -08:00 |
RegisterRouter.scala
|
rocketchip: use TileLink2 interrupts
|
2016-10-31 11:42:47 -07:00 |
RegisterRouterTest.scala
|
regmapper: eliminate race condition in RegisterCrossing bypass
|
2016-10-10 13:13:32 -07:00 |
Repeater.scala
|
tilelink2 Fragmenter: eliminate most of the registers on A
|
2016-10-13 17:02:17 -07:00 |
SourceShrinker.scala
|
tilelink2 SourceShrinker: handle degenerate cases for free
|
2016-11-22 22:17:30 -08:00 |
SRAM.scala
|
tilelink2 SourceShrinker: a concurrency reducing adapter
|
2016-11-22 21:43:38 -08:00 |
ToAXI4.scala
|
[tl2] expand firstlast api and L1WB bugfix
|
2016-11-14 12:12:31 -08:00 |
WidthWidget.scala
|
tilelink2: replace addr_hi with address (#397)
|
2016-10-14 14:09:39 -07:00 |
Xbar.scala
|
tilelink2: do not depend on obsolete TL1 configuration
|
2016-11-17 14:07:53 -08:00 |