Merge branch 'chisel-v2' of github.com:ucb-bar/reference-chip into chisel-v2
Conflicts: chisel riscv-hwacha riscv-rocket uncore
This commit is contained in:
		
							
								
								
									
										2
									
								
								chisel
									
									
									
									
									
								
							
							
								
								
								
								
								
							
						
						
									
										2
									
								
								chisel
									
									
									
									
									
								
							 Submodule chisel updated: 58cb89a883...8eb2d8a20d
									
								
							 Submodule riscv-rocket updated: 744846b72e...4461c5f4ed
									
								
							| @@ -14,7 +14,7 @@ object DummyTopLevelConstants { | ||||
|   val HTIF_WIDTH = 16 | ||||
|   val ENABLE_SHARING = true | ||||
|   val ENABLE_CLEAN_EXCLUSIVE = true | ||||
|   val HAS_VEC = true | ||||
|   val HAS_VEC = false | ||||
|   val HAS_FPU = true | ||||
|   val NL2_REL_XACTS = 1 | ||||
|   val NL2_ACQ_XACTS = 8 | ||||
|   | ||||
							
								
								
									
										2
									
								
								uncore
									
									
									
									
									
								
							
							
								
								
								
								
								
							
						
						
									
										2
									
								
								uncore
									
									
									
									
									
								
							 Submodule uncore updated: 113ba96c49...4a8bb15978
									
								
							
		Reference in New Issue
	
	Block a user