2012-09-27 21:59:45 +02:00
|
|
|
package uncore
|
2012-04-03 21:03:05 +02:00
|
|
|
import Chisel._
|
|
|
|
|
2013-08-12 19:36:44 +02:00
|
|
|
abstract class CoherenceAgent(implicit conf: TileLinkConfiguration) extends Module with MasterCoherenceAgent {
|
2013-01-17 08:57:35 +01:00
|
|
|
val io = new Bundle {
|
2013-03-20 22:10:16 +01:00
|
|
|
val client = (new TileLinkIO).flip
|
|
|
|
val master = new UncachedTileLinkIO
|
2013-08-12 19:36:44 +02:00
|
|
|
val incoherent = Vec.fill(conf.ln.nClients){Bool()}.asInput
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-08-02 23:55:06 +02:00
|
|
|
case class L2CoherenceAgentConfiguration(tl: TileLinkConfiguration, nReleaseTransactions: Int, nAcquireTransactions: Int)
|
|
|
|
|
|
|
|
class L2CoherenceAgent(bankId: Int)(implicit conf: L2CoherenceAgentConfiguration) extends CoherenceAgent()(conf.tl)
|
2013-01-17 08:57:35 +01:00
|
|
|
{
|
2013-08-02 23:55:06 +02:00
|
|
|
implicit val (tl, ln, co) = (conf.tl, conf.tl.ln, conf.tl.co)
|
|
|
|
|
|
|
|
// Create SHRs for outstanding transactions
|
|
|
|
val nTrackers = conf.nReleaseTransactions + conf.nAcquireTransactions
|
2013-08-12 19:36:44 +02:00
|
|
|
val trackerList = (0 until conf.nReleaseTransactions).map(id => Module(new VoluntaryReleaseTracker(id, bankId))) ++
|
|
|
|
(conf.nReleaseTransactions until nTrackers).map(id => Module(new AcquireTracker(id, bankId)))
|
2013-01-17 08:57:35 +01:00
|
|
|
|
2013-08-02 23:55:06 +02:00
|
|
|
// Propagate incoherence flags
|
2013-03-20 22:10:16 +01:00
|
|
|
trackerList.map(_.io.tile_incoherent := io.incoherent.toBits)
|
2013-01-17 08:57:35 +01:00
|
|
|
|
2013-03-26 00:20:12 +01:00
|
|
|
// Handle acquire transaction initiation
|
2013-03-20 22:10:16 +01:00
|
|
|
val acquire = io.client.acquire
|
2013-01-29 01:39:45 +01:00
|
|
|
val any_acquire_conflict = trackerList.map(_.io.has_acquire_conflict).reduce(_||_)
|
2013-04-10 22:46:31 +02:00
|
|
|
val block_acquires = any_acquire_conflict
|
2013-01-17 08:57:35 +01:00
|
|
|
|
2013-08-12 19:36:44 +02:00
|
|
|
val alloc_arb = Module(new Arbiter(Bool(), trackerList.size))
|
2013-03-20 22:10:16 +01:00
|
|
|
for( i <- 0 until trackerList.size ) {
|
|
|
|
val t = trackerList(i).io.client
|
2013-05-22 02:19:07 +02:00
|
|
|
alloc_arb.io.in(i).valid := t.acquire.meta.ready
|
|
|
|
t.acquire.meta.bits := acquire.meta.bits
|
|
|
|
t.acquire.meta.valid := alloc_arb.io.in(i).ready
|
2013-03-20 22:10:16 +01:00
|
|
|
|
2013-05-22 02:19:07 +02:00
|
|
|
t.acquire.data.bits := acquire.data.bits
|
|
|
|
t.acquire.data.valid := acquire.data.valid
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
2013-05-22 02:19:07 +02:00
|
|
|
acquire.meta.ready := trackerList.map(_.io.client.acquire.meta.ready).reduce(_||_) && !block_acquires
|
|
|
|
acquire.data.ready := trackerList.map(_.io.client.acquire.data.ready).reduce(_||_)
|
|
|
|
alloc_arb.io.out.ready := acquire.meta.valid && !block_acquires
|
2013-01-17 08:57:35 +01:00
|
|
|
|
|
|
|
// Handle probe request generation
|
2013-08-12 19:36:44 +02:00
|
|
|
val probe_arb = Module(new Arbiter((new LogicalNetworkIO){ new Probe }, trackerList.size))
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.probe <> probe_arb.io.out
|
|
|
|
probe_arb.io.in zip trackerList map { case (arb, t) => arb <> t.io.client.probe }
|
2013-01-17 08:57:35 +01:00
|
|
|
|
2013-04-09 23:09:36 +02:00
|
|
|
// Handle releases, which might be voluntary and might have data
|
2013-03-20 22:10:16 +01:00
|
|
|
val release = io.client.release
|
2013-05-22 02:19:07 +02:00
|
|
|
val voluntary = co.isVoluntary(release.meta.bits.payload)
|
2013-01-29 01:39:45 +01:00
|
|
|
val any_release_conflict = trackerList.tail.map(_.io.has_release_conflict).reduce(_||_)
|
2013-04-10 22:46:31 +02:00
|
|
|
val block_releases = Bool(false)
|
2013-08-12 19:36:44 +02:00
|
|
|
val conflict_idx = Vec(trackerList.map(_.io.has_release_conflict)).lastIndexWhere{b: Bool => b}
|
|
|
|
//val release_idx = Mux(voluntary, Mux(any_release_conflict, conflict_idx, UInt(0)), release.bits.payload.master_xact_id) // TODO: Add merging logic to allow allocated AcquireTracker to handle conflicts, send all necessary grants, use first sufficient response
|
|
|
|
val release_idx = Mux(voluntary, UInt(0), release.meta.bits.payload.master_xact_id)
|
2013-03-20 22:10:16 +01:00
|
|
|
for( i <- 0 until trackerList.size ) {
|
|
|
|
val t = trackerList(i).io.client
|
2013-05-22 02:19:07 +02:00
|
|
|
t.release.meta.bits := release.meta.bits
|
2013-08-12 19:36:44 +02:00
|
|
|
t.release.meta.valid := release.meta.valid && (release_idx === UInt(i)) && !block_releases
|
2013-05-22 02:19:07 +02:00
|
|
|
t.release.data.bits := release.data.bits
|
|
|
|
t.release.data.valid := release.data.valid
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
2013-08-12 19:36:44 +02:00
|
|
|
release.meta.ready := Vec(trackerList.map(_.io.client.release.meta.ready)).read(release_idx) && !block_releases
|
2013-05-22 02:19:07 +02:00
|
|
|
release.data.ready := trackerList.map(_.io.client.release.data.ready).reduce(_||_)
|
2013-01-17 08:57:35 +01:00
|
|
|
|
|
|
|
// Reply to initial requestor
|
2013-08-12 19:36:44 +02:00
|
|
|
val grant_arb = Module(new Arbiter((new LogicalNetworkIO){ new Grant }, trackerList.size))
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.grant <> grant_arb.io.out
|
|
|
|
grant_arb.io.in zip trackerList map { case (arb, t) => arb <> t.io.client.grant }
|
2013-01-17 08:57:35 +01:00
|
|
|
|
|
|
|
// Free finished transactions
|
2013-03-20 22:10:16 +01:00
|
|
|
val ack = io.client.grant_ack
|
|
|
|
trackerList.map(_.io.client.grant_ack.valid := ack.valid)
|
|
|
|
trackerList.map(_.io.client.grant_ack.bits := ack.bits)
|
2013-01-23 05:09:21 +01:00
|
|
|
ack.ready := Bool(true)
|
2013-01-17 08:57:35 +01:00
|
|
|
|
|
|
|
// Create an arbiter for the one memory port
|
2013-08-12 19:36:44 +02:00
|
|
|
val outer_arb = Module(new UncachedTileLinkIOArbiterThatPassesId(trackerList.size))
|
2013-03-20 22:10:16 +01:00
|
|
|
outer_arb.io.in zip trackerList map { case(arb, t) => arb <> t.io.master }
|
|
|
|
io.master <> outer_arb.io.out
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
|
|
|
|
2013-01-29 01:39:45 +01:00
|
|
|
|
2013-08-12 19:36:44 +02:00
|
|
|
abstract class XactTracker()(implicit conf: L2CoherenceAgentConfiguration) extends Module with OuterRequestGenerator {
|
2013-08-02 23:55:06 +02:00
|
|
|
implicit val (tl, ln, co) = (conf.tl, conf.tl.ln, conf.tl.co)
|
2013-01-17 08:57:35 +01:00
|
|
|
val io = new Bundle {
|
2013-03-20 22:10:16 +01:00
|
|
|
val client = (new TileLinkIO).flip
|
|
|
|
val master = new UncachedTileLinkIO
|
2013-08-02 23:55:06 +02:00
|
|
|
val tile_incoherent = Bits(INPUT, ln.nClients)
|
2013-03-20 22:10:16 +01:00
|
|
|
val has_acquire_conflict = Bool(OUTPUT)
|
|
|
|
val has_release_conflict = Bool(OUTPUT)
|
2013-01-29 01:39:45 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-08-02 23:55:06 +02:00
|
|
|
class VoluntaryReleaseTracker(trackerId: Int, bankId: Int)(implicit conf: L2CoherenceAgentConfiguration) extends XactTracker()(conf) {
|
2013-09-10 19:54:51 +02:00
|
|
|
val s_idle :: s_mem :: s_ack :: s_busy :: Nil = Enum(UInt(), 4)
|
2013-08-16 00:27:38 +02:00
|
|
|
val state = Reg(init=s_idle)
|
2013-01-29 01:39:45 +01:00
|
|
|
val xact = Reg{ new Release }
|
2013-08-16 00:27:38 +02:00
|
|
|
val init_client_id_ = Reg(init=UInt(0, width = log2Up(ln.nClients)))
|
|
|
|
val release_data_needs_write = Reg(init=Bool(false))
|
|
|
|
val mem_cmd_sent = Reg(init=Bool(false))
|
2013-08-12 19:36:44 +02:00
|
|
|
val cmd_to_write = Acquire(co.getUncachedWriteAcquireType, xact.addr, UInt(trackerId))
|
2013-01-29 01:39:45 +01:00
|
|
|
|
|
|
|
io.has_acquire_conflict := Bool(false)
|
2013-05-22 02:19:07 +02:00
|
|
|
io.has_release_conflict := co.isCoherenceConflict(xact.addr, io.client.release.meta.bits.payload.addr) && (state != s_idle)
|
2013-03-20 22:10:16 +01:00
|
|
|
|
|
|
|
io.master.grant.ready := Bool(false)
|
2013-05-22 02:19:07 +02:00
|
|
|
io.master.acquire.meta.valid := Bool(false)
|
|
|
|
io.master.acquire.meta.bits.payload := cmd_to_write
|
2013-03-20 22:10:16 +01:00
|
|
|
//TODO io.master.acquire.bits.header.dst
|
2013-08-12 19:36:44 +02:00
|
|
|
io.master.acquire.meta.bits.header.src := UInt(bankId)
|
2013-05-22 02:19:07 +02:00
|
|
|
io.master.acquire.data.valid := Bool(false)
|
2013-08-12 19:36:44 +02:00
|
|
|
io.master.acquire.data.bits.payload.data := UInt(0)
|
2013-03-20 22:10:16 +01:00
|
|
|
//TODO io.master.acquire_data.bits.header.dst
|
2013-08-12 19:36:44 +02:00
|
|
|
io.master.acquire.data.bits.header.src := UInt(bankId)
|
2013-05-22 02:19:07 +02:00
|
|
|
io.client.acquire.meta.ready := Bool(false)
|
|
|
|
io.client.acquire.data.ready := Bool(false)
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.probe.valid := Bool(false)
|
2013-05-22 02:19:07 +02:00
|
|
|
io.client.release.meta.ready := Bool(false)
|
|
|
|
io.client.release.data.ready := Bool(false) // DNC
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.grant.valid := Bool(false)
|
2013-08-12 19:36:44 +02:00
|
|
|
io.client.grant.bits.payload.g_type := co.getGrantType(xact, UInt(0))
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.grant.bits.payload.client_xact_id := xact.client_xact_id
|
2013-08-12 19:36:44 +02:00
|
|
|
io.client.grant.bits.payload.master_xact_id := UInt(trackerId)
|
|
|
|
io.client.grant.bits.payload.data := UInt(0)
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.grant.bits.header.dst := init_client_id_
|
2013-08-12 19:36:44 +02:00
|
|
|
io.client.grant.bits.header.src := UInt(bankId)
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.grant_ack.valid := Bool(false)
|
2013-01-29 01:39:45 +01:00
|
|
|
|
|
|
|
switch (state) {
|
|
|
|
is(s_idle) {
|
2013-05-22 02:19:07 +02:00
|
|
|
io.client.release.meta.ready := Bool(true)
|
|
|
|
when( io.client.release.meta.valid ) {
|
|
|
|
xact := io.client.release.meta.bits.payload
|
|
|
|
init_client_id_ := io.client.release.meta.bits.header.src
|
|
|
|
release_data_needs_write := co.messageHasData(io.client.release.meta.bits.payload)
|
2013-08-12 19:36:44 +02:00
|
|
|
mem_cnt := UInt(0)
|
2013-01-29 01:39:45 +01:00
|
|
|
mem_cmd_sent := Bool(false)
|
|
|
|
state := s_mem
|
|
|
|
}
|
|
|
|
}
|
|
|
|
is(s_mem) {
|
|
|
|
when (release_data_needs_write) {
|
2013-05-22 02:19:07 +02:00
|
|
|
doOuterReqWrite(io.master.acquire,
|
|
|
|
io.client.release.data,
|
2013-07-25 08:22:36 +02:00
|
|
|
cmd_to_write,
|
2013-05-22 02:19:07 +02:00
|
|
|
release_data_needs_write,
|
2013-04-10 22:46:31 +02:00
|
|
|
mem_cmd_sent,
|
|
|
|
init_client_id_)
|
2013-01-29 01:39:45 +01:00
|
|
|
} . otherwise { state := s_ack }
|
|
|
|
}
|
|
|
|
is(s_ack) {
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.grant.valid := Bool(true)
|
|
|
|
when(io.client.grant.ready) { state := s_idle }
|
2013-01-29 01:39:45 +01:00
|
|
|
}
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
2013-01-29 01:39:45 +01:00
|
|
|
}
|
2013-01-17 08:57:35 +01:00
|
|
|
|
2013-08-02 23:55:06 +02:00
|
|
|
class AcquireTracker(trackerId: Int, bankId: Int)(implicit conf: L2CoherenceAgentConfiguration) extends XactTracker()(conf) {
|
2013-09-10 19:54:51 +02:00
|
|
|
val s_idle :: s_ack :: s_mem :: s_probe :: s_busy :: Nil = Enum(UInt(), 5)
|
2013-08-16 00:27:38 +02:00
|
|
|
val state = Reg(init=s_idle)
|
2013-01-22 02:17:26 +01:00
|
|
|
val xact = Reg{ new Acquire }
|
2013-08-16 00:27:38 +02:00
|
|
|
val init_client_id_ = Reg(init=UInt(0, width = log2Up(ln.nClients)))
|
|
|
|
val release_data_client_id = Reg(init=UInt(0, width = log2Up(ln.nClients)))
|
2013-01-17 08:57:35 +01:00
|
|
|
//TODO: Will need id reg for merged release xacts
|
2013-08-16 00:27:38 +02:00
|
|
|
val init_sharer_cnt_ = Reg(init=UInt(0, width = log2Up(ln.nClients)))
|
2013-01-29 01:39:45 +01:00
|
|
|
val grant_type = co.getGrantType(xact.a_type, init_sharer_cnt_)
|
2013-08-16 00:27:38 +02:00
|
|
|
val release_count = if (ln.nClients == 1) UInt(0) else Reg(init=UInt(0, width = log2Up(ln.nClients)))
|
|
|
|
val probe_flags = Reg(init=Bits(0, width = ln.nClients))
|
2013-03-26 00:20:12 +01:00
|
|
|
val curr_p_id = PriorityEncoder(probe_flags)
|
2013-08-16 00:27:38 +02:00
|
|
|
val x_needs_read = Reg(init=Bool(false))
|
|
|
|
val acquire_data_needs_write = Reg(init=Bool(false))
|
|
|
|
val release_data_needs_write = Reg(init=Bool(false))
|
2013-08-12 19:36:44 +02:00
|
|
|
val cmd_to_write = Acquire(co.getUncachedWriteAcquireType, xact.addr, UInt(trackerId))
|
|
|
|
val cmd_to_read = Acquire(co.getUncachedReadAcquireType, xact.addr, UInt(trackerId))
|
2013-08-16 00:27:38 +02:00
|
|
|
val a_w_mem_cmd_sent = Reg(init=Bool(false))
|
|
|
|
val r_w_mem_cmd_sent = Reg(init=Bool(false))
|
2013-08-02 23:55:06 +02:00
|
|
|
val probe_initial_flags = Bits(width = ln.nClients)
|
2013-01-23 05:09:21 +01:00
|
|
|
probe_initial_flags := Bits(0)
|
2013-08-02 23:55:06 +02:00
|
|
|
if (ln.nClients > 1) {
|
2013-01-17 08:57:35 +01:00
|
|
|
// issue self-probes for uncached read xacts to facilitate I$ coherence
|
2013-03-26 00:20:12 +01:00
|
|
|
val probe_self = Bool(true) //co.needsSelfProbe(io.client.acquire.bits.payload)
|
2013-08-12 19:36:44 +02:00
|
|
|
val myflag = Mux(probe_self, Bits(0), UIntToOH(io.client.acquire.meta.bits.header.src(log2Up(ln.nClients)-1,0)))
|
2013-01-23 05:09:21 +01:00
|
|
|
probe_initial_flags := ~(io.tile_incoherent | myflag)
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
|
|
|
|
2013-05-22 02:19:07 +02:00
|
|
|
io.has_acquire_conflict := co.isCoherenceConflict(xact.addr, io.client.acquire.meta.bits.payload.addr) && (state != s_idle)
|
|
|
|
io.has_release_conflict := co.isCoherenceConflict(xact.addr, io.client.release.meta.bits.payload.addr) && (state != s_idle)
|
|
|
|
io.master.acquire.meta.valid := Bool(false)
|
2013-08-12 19:36:44 +02:00
|
|
|
io.master.acquire.meta.bits.payload := Acquire(co.getUncachedReadAcquireType, xact.addr, UInt(trackerId))
|
|
|
|
io.master.acquire.meta.bits.header.src := UInt(bankId)
|
2013-05-22 02:19:07 +02:00
|
|
|
io.master.acquire.data.valid := Bool(false)
|
2013-08-12 19:36:44 +02:00
|
|
|
io.master.acquire.data.bits.payload.data := UInt(0)
|
|
|
|
io.master.acquire.data.bits.header.src := UInt(bankId)
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.probe.valid := Bool(false)
|
2013-08-12 19:36:44 +02:00
|
|
|
io.client.probe.bits.payload.p_type := co.getProbeType(xact.a_type, UInt(0))
|
|
|
|
io.client.probe.bits.payload.master_xact_id := UInt(trackerId)
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.probe.bits.payload.addr := xact.addr
|
2013-08-12 19:36:44 +02:00
|
|
|
io.client.probe.bits.header.dst := UInt(0)
|
|
|
|
io.client.probe.bits.header.src := UInt(bankId)
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.grant.bits.payload.data := io.master.grant.bits.payload.data
|
|
|
|
io.client.grant.bits.payload.g_type := grant_type
|
|
|
|
io.client.grant.bits.payload.client_xact_id := xact.client_xact_id
|
2013-08-12 19:36:44 +02:00
|
|
|
io.client.grant.bits.payload.master_xact_id := UInt(trackerId)
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.grant.bits.header.dst := init_client_id_
|
2013-08-12 19:36:44 +02:00
|
|
|
io.client.grant.bits.header.src := UInt(bankId)
|
|
|
|
io.client.grant.valid := (io.master.grant.valid && (UInt(trackerId) === io.master.grant.bits.payload.client_xact_id))
|
2013-05-22 02:19:07 +02:00
|
|
|
io.client.acquire.meta.ready := Bool(false)
|
|
|
|
io.client.acquire.data.ready := Bool(false)
|
|
|
|
io.client.release.meta.ready := Bool(false)
|
|
|
|
io.client.release.data.ready := Bool(false)
|
2013-03-20 22:10:16 +01:00
|
|
|
io.master.grant.ready := io.client.grant.ready
|
|
|
|
io.client.grant_ack.valid := Bool(false)
|
2013-01-17 08:57:35 +01:00
|
|
|
|
|
|
|
switch (state) {
|
|
|
|
is(s_idle) {
|
2013-05-22 02:19:07 +02:00
|
|
|
io.client.acquire.meta.ready := Bool(true)
|
|
|
|
when( io.client.acquire.meta.valid ) {
|
|
|
|
xact := io.client.acquire.meta.bits.payload
|
|
|
|
init_client_id_ := io.client.acquire.meta.bits.header.src
|
2013-08-12 19:36:44 +02:00
|
|
|
init_sharer_cnt_ := UInt(ln.nClients) // TODO: Broadcast only
|
2013-05-22 02:19:07 +02:00
|
|
|
acquire_data_needs_write := co.messageHasData(io.client.acquire.meta.bits.payload)
|
2013-08-12 19:36:44 +02:00
|
|
|
x_needs_read := co.needsOuterRead(io.client.acquire.meta.bits.payload.a_type, UInt(0))
|
2013-01-23 05:09:21 +01:00
|
|
|
probe_flags := probe_initial_flags
|
2013-08-12 19:36:44 +02:00
|
|
|
mem_cnt := UInt(0)
|
2013-03-20 22:10:16 +01:00
|
|
|
r_w_mem_cmd_sent := Bool(false)
|
|
|
|
a_w_mem_cmd_sent := Bool(false)
|
2013-08-02 23:55:06 +02:00
|
|
|
if(ln.nClients > 1) {
|
2013-01-23 05:09:21 +01:00
|
|
|
release_count := PopCount(probe_initial_flags)
|
|
|
|
state := Mux(probe_initial_flags.orR, s_probe, s_mem)
|
2013-01-17 08:57:35 +01:00
|
|
|
} else state := s_mem
|
|
|
|
}
|
|
|
|
}
|
|
|
|
is(s_probe) {
|
2013-01-23 05:09:21 +01:00
|
|
|
when(probe_flags.orR) {
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.probe.valid := Bool(true)
|
|
|
|
io.client.probe.bits.header.dst := curr_p_id
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
2013-03-20 22:10:16 +01:00
|
|
|
when(io.client.probe.ready) {
|
2013-08-12 19:36:44 +02:00
|
|
|
probe_flags := probe_flags & ~(UIntToOH(curr_p_id))
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
2013-05-22 02:19:07 +02:00
|
|
|
io.client.release.meta.ready := Bool(true)
|
|
|
|
when(io.client.release.meta.valid) {
|
2013-08-12 19:36:44 +02:00
|
|
|
if(ln.nClients > 1) release_count := release_count - UInt(1)
|
|
|
|
when(release_count === UInt(1)) {
|
2013-01-17 08:57:35 +01:00
|
|
|
state := s_mem
|
|
|
|
}
|
2013-05-22 02:19:07 +02:00
|
|
|
when( co.messageHasData(io.client.release.meta.bits.payload)) {
|
2013-04-10 22:46:31 +02:00
|
|
|
release_data_needs_write := Bool(true)
|
2013-05-22 02:19:07 +02:00
|
|
|
release_data_client_id := io.client.release.meta.bits.header.src
|
2013-04-10 22:46:31 +02:00
|
|
|
}
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
2013-04-30 03:47:37 +02:00
|
|
|
when (release_data_needs_write) {
|
2013-05-22 02:19:07 +02:00
|
|
|
doOuterReqWrite(io.master.acquire,
|
|
|
|
io.client.release.data,
|
2013-07-25 08:22:36 +02:00
|
|
|
cmd_to_write,
|
2013-04-30 03:47:37 +02:00
|
|
|
release_data_needs_write,
|
|
|
|
r_w_mem_cmd_sent,
|
|
|
|
release_data_client_id)
|
|
|
|
}
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
|
|
|
is(s_mem) {
|
2013-01-23 05:09:21 +01:00
|
|
|
when (release_data_needs_write) {
|
2013-05-22 02:19:07 +02:00
|
|
|
doOuterReqWrite(io.master.acquire,
|
|
|
|
io.client.release.data,
|
2013-07-25 08:22:36 +02:00
|
|
|
cmd_to_write,
|
2013-05-22 02:19:07 +02:00
|
|
|
release_data_needs_write,
|
|
|
|
r_w_mem_cmd_sent,
|
2013-04-10 22:46:31 +02:00
|
|
|
release_data_client_id)
|
2013-01-23 05:09:21 +01:00
|
|
|
} . elsewhen(acquire_data_needs_write) {
|
2013-05-22 02:19:07 +02:00
|
|
|
doOuterReqWrite(io.master.acquire,
|
|
|
|
io.client.acquire.data,
|
2013-07-25 08:22:36 +02:00
|
|
|
cmd_to_write,
|
2013-05-22 02:19:07 +02:00
|
|
|
acquire_data_needs_write,
|
|
|
|
a_w_mem_cmd_sent,
|
2013-04-10 22:46:31 +02:00
|
|
|
init_client_id_)
|
2013-01-17 08:57:35 +01:00
|
|
|
} . elsewhen (x_needs_read) {
|
2013-07-25 08:22:36 +02:00
|
|
|
doOuterReqRead(io.master.acquire, cmd_to_read, x_needs_read)
|
2013-01-17 08:57:35 +01:00
|
|
|
} . otherwise {
|
2013-08-12 19:36:44 +02:00
|
|
|
state := Mux(co.needsAckReply(xact.a_type, UInt(0)), s_ack,
|
2013-03-20 22:10:16 +01:00
|
|
|
Mux(co.requiresAck(io.client.grant.bits.payload), s_busy, s_idle))
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
is(s_ack) {
|
2013-03-20 22:10:16 +01:00
|
|
|
io.client.grant.valid := Bool(true)
|
|
|
|
when(io.client.grant.ready) { state := Mux(co.requiresAck(io.client.grant.bits.payload), s_busy, s_idle) }
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
|
|
|
is(s_busy) { // Nothing left to do but wait for transaction to complete
|
2013-08-12 19:36:44 +02:00
|
|
|
when (io.client.grant_ack.valid && io.client.grant_ack.bits.payload.master_xact_id === UInt(trackerId)) {
|
2013-01-17 08:57:35 +01:00
|
|
|
state := s_idle
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2013-01-29 01:39:45 +01:00
|
|
|
}
|
|
|
|
|
2013-03-20 22:10:16 +01:00
|
|
|
abstract trait OuterRequestGenerator {
|
2013-08-16 00:27:38 +02:00
|
|
|
val mem_cnt = Reg(init=UInt(0, width = log2Up(REFILL_CYCLES)))
|
2013-08-12 19:36:44 +02:00
|
|
|
val mem_cnt_next = mem_cnt + UInt(1)
|
2013-01-17 08:57:35 +01:00
|
|
|
|
2013-08-12 19:36:44 +02:00
|
|
|
def doOuterReqWrite[T <: HasTileLinkData](master_acq: PairedDataIO[LogicalNetworkIO[Acquire],LogicalNetworkIO[AcquireData]], client_data: DecoupledIO[LogicalNetworkIO[T]], cmd: Acquire, trigger: Bool, cmd_sent: Bool, desired_client_data_src_id: UInt) {
|
2013-04-10 22:46:31 +02:00
|
|
|
val do_write = client_data.valid && (client_data.bits.header.src === desired_client_data_src_id)
|
2013-07-25 08:22:36 +02:00
|
|
|
master_acq.meta.bits.payload := cmd
|
2013-05-22 02:19:07 +02:00
|
|
|
master_acq.data.bits.payload := client_data.bits.payload
|
|
|
|
when(master_acq.meta.fire()) {
|
2013-01-17 08:57:35 +01:00
|
|
|
cmd_sent := Bool(true)
|
|
|
|
}
|
2013-04-10 22:46:31 +02:00
|
|
|
when (do_write) {
|
2013-05-22 02:19:07 +02:00
|
|
|
master_acq.meta.valid := !cmd_sent
|
|
|
|
when (master_acq.meta.ready || cmd_sent) {
|
|
|
|
master_acq.data.valid := client_data.valid
|
|
|
|
when(master_acq.data.ready) {
|
2013-03-20 22:10:16 +01:00
|
|
|
client_data.ready:= Bool(true)
|
2013-04-10 22:46:31 +02:00
|
|
|
mem_cnt := mem_cnt_next
|
2013-08-12 19:36:44 +02:00
|
|
|
when(mem_cnt === UInt(REFILL_CYCLES-1)) {
|
2013-04-10 22:46:31 +02:00
|
|
|
trigger := Bool(false)
|
2013-01-17 08:57:35 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-07-25 08:22:36 +02:00
|
|
|
def doOuterReqRead(master_acq: PairedDataIO[LogicalNetworkIO[Acquire],LogicalNetworkIO[AcquireData]], cmd: Acquire, trigger: Bool) {
|
2013-05-22 02:19:07 +02:00
|
|
|
master_acq.meta.valid := Bool(true)
|
2013-07-25 08:22:36 +02:00
|
|
|
master_acq.meta.bits.payload := cmd
|
2013-05-22 02:19:07 +02:00
|
|
|
when(master_acq.meta.ready) {
|
2013-01-17 08:57:35 +01:00
|
|
|
trigger := Bool(false)
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|