2016-08-11 02:20:00 +02:00
|
|
|
package coreplex
|
2016-08-10 03:26:52 +02:00
|
|
|
|
|
|
|
import Chisel._
|
|
|
|
import cde.{Parameters, Field}
|
|
|
|
import junctions._
|
|
|
|
import uncore.tilelink._
|
|
|
|
import uncore.util._
|
|
|
|
import rocket._
|
2016-08-10 18:49:56 +02:00
|
|
|
|
2016-09-22 01:54:35 +02:00
|
|
|
trait DirectConnection {
|
|
|
|
val tiles: Seq[Tile]
|
|
|
|
val uncoreTileIOs: Seq[TileIO]
|
|
|
|
|
|
|
|
val tlBuffering = TileLinkDepths(1,1,2,2,0)
|
|
|
|
val ultBuffering = UncachedTileLinkDepths(1,2)
|
|
|
|
|
|
|
|
(tiles zip uncoreTileIOs) foreach { case (tile, uncore) =>
|
|
|
|
(uncore.cached zip tile.io.cached) foreach { case (u, t) => u <> TileLinkEnqueuer(t, tlBuffering)(t.p) }
|
|
|
|
(uncore.uncached zip tile.io.uncached) foreach { case (u, t) => u <> TileLinkEnqueuer(t, ultBuffering)(t.p) }
|
|
|
|
tile.io.slave.foreach { _ <> TileLinkEnqueuer(uncore.slave.get, 1)(uncore.slave.get.p) }
|
2016-09-11 08:39:29 +02:00
|
|
|
|
2016-09-22 01:54:35 +02:00
|
|
|
tile.io.interrupts <> uncore.interrupts
|
|
|
|
|
|
|
|
tile.io.hartid := uncore.hartid
|
|
|
|
tile.io.resetVector := uncore.resetVector
|
2016-09-03 02:45:08 +02:00
|
|
|
}
|
2016-09-22 01:54:35 +02:00
|
|
|
}
|
2016-09-03 02:45:08 +02:00
|
|
|
|
2016-09-22 01:54:35 +02:00
|
|
|
class DefaultCoreplex(c: CoreplexConfig)(implicit p: Parameters) extends BaseCoreplex(c)(p) {
|
|
|
|
override lazy val module = Module(new DefaultCoreplexModule(c, this, new DefaultCoreplexBundle(c)(p))(p))
|
2016-09-03 02:45:08 +02:00
|
|
|
}
|
|
|
|
|
2016-09-22 01:54:35 +02:00
|
|
|
class DefaultCoreplexBundle(c: CoreplexConfig)(implicit p: Parameters) extends BaseCoreplexBundle(c)(p)
|
2016-09-15 21:19:22 +02:00
|
|
|
|
2016-09-22 01:54:35 +02:00
|
|
|
class DefaultCoreplexModule[+L <: DefaultCoreplex, +B <: DefaultCoreplexBundle](
|
|
|
|
c: CoreplexConfig, l: L, b: => B)(implicit p: Parameters) extends BaseCoreplexModule(c, l, b)(p)
|
|
|
|
with DirectConnection
|
2016-08-10 03:26:52 +02:00
|
|
|
|
2016-09-22 01:54:35 +02:00
|
|
|
/////
|
|
|
|
|
|
|
|
trait TileClockResetBundle {
|
|
|
|
val c: CoreplexConfig
|
2016-09-22 03:18:45 +02:00
|
|
|
val tcrs = Vec(c.nTiles, new Bundle {
|
2016-09-22 01:54:35 +02:00
|
|
|
val clock = Clock(INPUT)
|
|
|
|
val reset = Bool(INPUT)
|
|
|
|
})
|
|
|
|
}
|
|
|
|
|
|
|
|
trait AsyncConnection {
|
|
|
|
val io: TileClockResetBundle
|
|
|
|
val tiles: Seq[Tile]
|
|
|
|
val uncoreTileIOs: Seq[TileIO]
|
|
|
|
|
2016-09-22 03:18:45 +02:00
|
|
|
(tiles, uncoreTileIOs, io.tcrs).zipped foreach { case (tile, uncore, tcr) =>
|
|
|
|
tile.clock := tcr.clock
|
|
|
|
tile.reset := tcr.reset
|
2016-09-22 01:54:35 +02:00
|
|
|
|
2016-09-22 03:18:45 +02:00
|
|
|
(uncore.cached zip tile.io.cached) foreach { case (u, t) => u <> AsyncTileLinkFrom(tcr.clock, tcr.reset, t) }
|
|
|
|
(uncore.uncached zip tile.io.uncached) foreach { case (u, t) => u <> AsyncUTileLinkFrom(tcr.clock, tcr.reset, t) }
|
|
|
|
tile.io.slave.foreach { _ <> AsyncUTileLinkTo(tcr.clock, tcr.reset, uncore.slave.get)}
|
2016-09-22 01:54:35 +02:00
|
|
|
|
|
|
|
val ti = tile.io.interrupts
|
|
|
|
val ui = uncore.interrupts
|
2016-09-22 03:18:45 +02:00
|
|
|
ti.debug := LevelSyncTo(tcr.clock, ui.debug)
|
|
|
|
ti.mtip := LevelSyncTo(tcr.clock, ui.mtip)
|
|
|
|
ti.msip := LevelSyncTo(tcr.clock, ui.msip)
|
|
|
|
ti.meip := LevelSyncTo(tcr.clock, ui.meip)
|
|
|
|
ti.seip.foreach { _ := LevelSyncTo(tcr.clock, ui.seip.get) }
|
2016-09-22 01:54:35 +02:00
|
|
|
|
|
|
|
tile.io.hartid := uncore.hartid
|
|
|
|
tile.io.resetVector := uncore.resetVector
|
2016-08-10 03:26:52 +02:00
|
|
|
}
|
|
|
|
}
|
2016-09-22 01:54:35 +02:00
|
|
|
|
|
|
|
class MultiClockCoreplex(c: CoreplexConfig)(implicit p: Parameters) extends BaseCoreplex(c)(p) {
|
|
|
|
override lazy val module = Module(new MultiClockCoreplexModule(c, this, new MultiClockCoreplexBundle(c)(p))(p))
|
|
|
|
}
|
|
|
|
|
|
|
|
class MultiClockCoreplexBundle(c: CoreplexConfig)(implicit p: Parameters) extends BaseCoreplexBundle(c)(p)
|
|
|
|
with TileClockResetBundle
|
|
|
|
|
|
|
|
class MultiClockCoreplexModule[+L <: MultiClockCoreplex, +B <: MultiClockCoreplexBundle](
|
|
|
|
c: CoreplexConfig, l: L, b: => B)(implicit p: Parameters) extends BaseCoreplexModule(c, l, b)(p)
|
|
|
|
with AsyncConnection
|