Remove pluralization on interface names. Require clocks and resets explicitly when necessary
This commit is contained in:
parent
4d74e8f67f
commit
ef4f2ed888
@ -34,6 +34,14 @@ object IOFCtrl {
|
||||
// for the IOF
|
||||
class IOFPin extends Pin {
|
||||
val o = new IOFCtrl().asOutput
|
||||
|
||||
def default(): Unit = {
|
||||
this.o.oval := Bool(false)
|
||||
this.o.oe := Bool(false)
|
||||
this.o.ie := Bool(false)
|
||||
this.o.valid := Bool(false)
|
||||
}
|
||||
|
||||
def inputPin(pue: Bool = Bool(false) /*ignored*/): Bool = {
|
||||
this.o.oval := Bool(false)
|
||||
this.o.oe := Bool(false)
|
||||
@ -53,7 +61,7 @@ class IOFPin extends Pin {
|
||||
|
||||
// Connect both the i and o side of the pin,
|
||||
// and drive the valid signal for the IOF.
|
||||
object GPIOPinToIOF {
|
||||
object BasePinToIOF {
|
||||
def apply(pin: BasePin, iof: IOFPin): Unit = {
|
||||
iof <> pin
|
||||
iof.o.valid := Bool(true)
|
||||
|
@ -12,7 +12,7 @@ case object PeripheryGPIOKey extends Field[Seq[GPIOParams]]
|
||||
|
||||
trait HasPeripheryGPIO extends HasSystemNetworks {
|
||||
val gpioParams = p(PeripheryGPIOKey)
|
||||
val gpio = gpioParams map {params =>
|
||||
val gpios = gpioParams map {params =>
|
||||
val gpio = LazyModule(new TLGPIO(peripheryBusBytes, params))
|
||||
gpio.node := TLFragmenter(peripheryBusBytes, cacheBlockBytes)(peripheryBus.node)
|
||||
intBus.intnode := gpio.intnode
|
||||
@ -28,7 +28,7 @@ trait HasPeripheryGPIOModuleImp extends LazyMultiIOModuleImp with HasPeripheryGP
|
||||
val outer: HasPeripheryGPIO
|
||||
val gpio = IO(HeterogeneousBag(outer.gpioParams.map(new GPIOPortIO(_))))
|
||||
|
||||
(gpio zip outer.gpio) foreach { case (io, device) =>
|
||||
(gpio zip outer.gpios) foreach { case (io, device) =>
|
||||
io <> device.module.io.port
|
||||
}
|
||||
}
|
||||
|
@ -20,7 +20,7 @@ trait HasPeripheryI2C extends HasSystemNetworks {
|
||||
}
|
||||
|
||||
trait HasPeripheryI2CBundle {
|
||||
val i2cs: Vec[I2CPort]
|
||||
val i2c: Vec[I2CPort]
|
||||
}
|
||||
|
||||
trait HasPeripheryI2CModuleImp extends LazyMultiIOModuleImp with HasPeripheryI2CBundle {
|
||||
|
@ -2,6 +2,7 @@
|
||||
package sifive.blocks.devices.i2c
|
||||
|
||||
import Chisel._
|
||||
import chisel3.experimental.{withClockAndReset}
|
||||
import sifive.blocks.devices.pinctrl.{Pin, PinCtrl}
|
||||
import sifive.blocks.util.ShiftRegisterInit
|
||||
|
||||
@ -11,7 +12,8 @@ class I2CPins[T <: Pin](pingen: () => T) extends Bundle {
|
||||
val scl: T = pingen()
|
||||
val sda: T = pingen()
|
||||
|
||||
def fromI2CPort(i2c: I2CPort, syncStages: Int = 0) = {
|
||||
def fromI2CPort(i2c: I2CPort, clock: Clock, reset: Bool, syncStages: Int = 0) = {
|
||||
withClockAndReset(clock, reset) {
|
||||
scl.outputPin(i2c.scl.out, pue=true.B, ie = true.B)
|
||||
scl.o.oe := i2c.scl.oe
|
||||
i2c.scl.in := ShiftRegisterInit(scl.i.ival, syncStages, Bool(true))
|
||||
@ -21,3 +23,4 @@ class I2CPins[T <: Pin](pingen: () => T) extends Bundle {
|
||||
i2c.sda.in := ShiftRegisterInit(sda.i.ival, syncStages, Bool(true))
|
||||
}
|
||||
}
|
||||
}
|
||||
|
@ -17,14 +17,14 @@ class MockAONWrapperPMUIO extends Bundle {
|
||||
val vddpaden = new EnhancedPin()
|
||||
}
|
||||
|
||||
class MockAONWrapperPadsIO extends Bundle {
|
||||
class MockAONWrapperPins extends Bundle {
|
||||
val erst_n = new EnhancedPin()
|
||||
val lfextclk = new EnhancedPin()
|
||||
val pmu = new MockAONWrapperPMUIO()
|
||||
}
|
||||
|
||||
class MockAONWrapperBundle extends Bundle {
|
||||
val pads = new MockAONWrapperPadsIO()
|
||||
val pads = new MockAONWrapperPins()
|
||||
val rsts = new MockAONMOffRstIO()
|
||||
}
|
||||
|
||||
|
@ -21,6 +21,7 @@ abstract class Pin extends Bundle {
|
||||
val o: PinCtrl
|
||||
|
||||
// Must be defined by the subclasses
|
||||
def default(): Unit
|
||||
def inputPin(pue: Bool = Bool(false)): Bool
|
||||
def outputPin(signal: Bool,
|
||||
pue: Bool = Bool(false),
|
||||
@ -28,13 +29,6 @@ abstract class Pin extends Bundle {
|
||||
ie: Bool = Bool(false)
|
||||
): Unit
|
||||
|
||||
def inputPin(pins: Vec[this.type], pue: Bool): Vec[Bool] = {
|
||||
val signals = Wire(Vec(pins.length, new Bool()))
|
||||
for ((signal, pin) <- (signals zip pins)) {
|
||||
signal := pin.inputPin(pue)
|
||||
}
|
||||
signals
|
||||
}
|
||||
}
|
||||
|
||||
|
||||
@ -43,6 +37,12 @@ abstract class Pin extends Bundle {
|
||||
class BasePin extends Pin() {
|
||||
val o = new PinCtrl().asOutput
|
||||
|
||||
def default(): Unit = {
|
||||
this.o.oval := Bool(false)
|
||||
this.o.oe := Bool(false)
|
||||
this.o.ie := Bool(false)
|
||||
}
|
||||
|
||||
def inputPin(pue: Bool = Bool(false) /*ignored*/): Bool = {
|
||||
this.o.oval := Bool(false)
|
||||
this.o.oe := Bool(false)
|
||||
@ -59,7 +59,6 @@ class BasePin extends Pin() {
|
||||
this.o.oe := Bool(true)
|
||||
this.o.ie := ie
|
||||
}
|
||||
|
||||
}
|
||||
|
||||
/////////////////////////////////////////////////////////////////////////
|
||||
@ -72,6 +71,14 @@ class EnhancedPin extends Pin() {
|
||||
|
||||
val o = new EnhancedPinCtrl().asOutput
|
||||
|
||||
def default(): Unit = {
|
||||
this.o.oval := Bool(false)
|
||||
this.o.oe := Bool(false)
|
||||
this.o.ie := Bool(false)
|
||||
this.o.ds := Bool(false)
|
||||
this.o.pue := Bool(false)
|
||||
}
|
||||
|
||||
def inputPin(pue: Bool = Bool(false)): Bool = {
|
||||
this.o.oval := Bool(false)
|
||||
this.o.oe := Bool(false)
|
||||
|
@ -38,15 +38,15 @@ trait HasPeripheryPWM extends HasSystemNetworks {
|
||||
}
|
||||
|
||||
trait HasPeripheryPWMBundle {
|
||||
val pwms: HeterogeneousBag[PWMPortIO]
|
||||
val pwm: HeterogeneousBag[PWMPortIO]
|
||||
|
||||
}
|
||||
|
||||
trait HasPeripheryPWMModuleImp extends LazyMultiIOModuleImp with HasPeripheryPWMBundle {
|
||||
val outer: HasPeripheryPWM
|
||||
val pwms = IO(HeterogeneousBag(outer.pwmParams.map(new PWMPortIO(_))))
|
||||
val pwm = IO(HeterogeneousBag(outer.pwmParams.map(new PWMPortIO(_))))
|
||||
|
||||
(pwms zip outer.pwms) foreach { case (io, device) =>
|
||||
(pwm zip outer.pwms) foreach { case (io, device) =>
|
||||
io.port := device.module.io.gpio
|
||||
}
|
||||
}
|
||||
|
@ -21,15 +21,15 @@ trait HasPeripherySPI extends HasSystemNetworks {
|
||||
}
|
||||
|
||||
trait HasPeripherySPIBundle {
|
||||
val spis: HeterogeneousBag[SPIPortIO]
|
||||
val spi: HeterogeneousBag[SPIPortIO]
|
||||
|
||||
}
|
||||
|
||||
trait HasPeripherySPIModuleImp extends LazyMultiIOModuleImp with HasPeripherySPIBundle {
|
||||
val outer: HasPeripherySPI
|
||||
val spis = IO(HeterogeneousBag(outer.spiParams.map(new SPIPortIO(_))))
|
||||
val spi = IO(HeterogeneousBag(outer.spiParams.map(new SPIPortIO(_))))
|
||||
|
||||
(spis zip outer.spis).foreach { case (io, device) =>
|
||||
(spi zip outer.spis).foreach { case (io, device) =>
|
||||
io <> device.module.io.port
|
||||
}
|
||||
}
|
||||
@ -38,7 +38,7 @@ case object PeripherySPIFlashKey extends Field[Seq[SPIFlashParams]]
|
||||
|
||||
trait HasPeripherySPIFlash extends HasSystemNetworks {
|
||||
val spiFlashParams = p(PeripherySPIFlashKey)
|
||||
val qspi = spiFlashParams map { params =>
|
||||
val qspis = spiFlashParams map { params =>
|
||||
val qspi = LazyModule(new TLSPIFlash(peripheryBusBytes, params))
|
||||
qspi.rnode := TLFragmenter(peripheryBusBytes, cacheBlockBytes)(peripheryBus.node)
|
||||
qspi.fnode := TLFragmenter(1, cacheBlockBytes)(TLWidthWidget(peripheryBusBytes)(peripheryBus.node))
|
||||
@ -56,7 +56,7 @@ trait HasPeripherySPIFlashModuleImp extends LazyMultiIOModuleImp with HasPeriphe
|
||||
val outer: HasPeripherySPIFlash
|
||||
val qspi = IO(HeterogeneousBag(outer.spiFlashParams.map(new SPIPortIO(_))))
|
||||
|
||||
(qspi zip outer.qspi) foreach { case (io, device) =>
|
||||
(qspi zip outer.qspis) foreach { case (io, device) =>
|
||||
io <> device.module.io.port
|
||||
}
|
||||
}
|
||||
|
@ -2,6 +2,7 @@
|
||||
package sifive.blocks.devices.spi
|
||||
|
||||
import Chisel._
|
||||
import chisel3.experimental.{withClockAndReset}
|
||||
import sifive.blocks.devices.pinctrl.{PinCtrl, Pin}
|
||||
|
||||
class SPIPins[T <: Pin] (pingen: ()=> T, c: SPIParamsBase) extends SPIBundle(c) {
|
||||
@ -10,8 +11,10 @@ class SPIPins[T <: Pin] (pingen: ()=> T, c: SPIParamsBase) extends SPIBundle(c)
|
||||
val dq: Vec[T] = Vec(4, pingen())
|
||||
val cs: Vec[T] = Vec(c.csWidth, pingen())
|
||||
|
||||
def fromSPIPort(spi: SPIPortIO, syncStages: Int = 0, driveStrength: Bool = Bool(false)) {
|
||||
def fromSPIPort(spi: SPIPortIO, clock: Clock, reset: Bool,
|
||||
syncStages: Int = 0, driveStrength: Bool = Bool(false)) {
|
||||
|
||||
withClockAndReset(clock, reset) {
|
||||
sck.outputPin(spi.sck, ds = driveStrength)
|
||||
|
||||
(dq zip spi.dq).foreach {case (p, s) =>
|
||||
@ -26,3 +29,4 @@ class SPIPins[T <: Pin] (pingen: ()=> T, c: SPIParamsBase) extends SPIBundle(c)
|
||||
}
|
||||
}
|
||||
}
|
||||
}
|
||||
|
@ -2,6 +2,7 @@
|
||||
package sifive.blocks.devices.uart
|
||||
|
||||
import Chisel._
|
||||
import chisel3.experimental.{withClockAndReset}
|
||||
import freechips.rocketchip.config.Field
|
||||
import freechips.rocketchip.diplomacy.{LazyModule, LazyMultiIOModuleImp}
|
||||
import freechips.rocketchip.chip.HasSystemNetworks
|
||||
@ -22,31 +23,33 @@ trait HasPeripheryUART extends HasSystemNetworks {
|
||||
}
|
||||
|
||||
trait HasPeripheryUARTBundle {
|
||||
val uarts: Vec[UARTPortIO]
|
||||
val uart: Vec[UARTPortIO]
|
||||
|
||||
def tieoffUARTs(dummy: Int = 1) {
|
||||
uarts.foreach { _.rxd := UInt(1) }
|
||||
uart.foreach { _.rxd := UInt(1) }
|
||||
}
|
||||
|
||||
}
|
||||
|
||||
trait HasPeripheryUARTModuleImp extends LazyMultiIOModuleImp with HasPeripheryUARTBundle {
|
||||
val outer: HasPeripheryUART
|
||||
val uarts = IO(Vec(outer.uartParams.size, new UARTPortIO))
|
||||
val uart = IO(Vec(outer.uartParams.size, new UARTPortIO))
|
||||
|
||||
(uarts zip outer.uarts).foreach { case (io, device) =>
|
||||
(uart zip outer.uarts).foreach { case (io, device) =>
|
||||
io <> device.module.io.port
|
||||
}
|
||||
}
|
||||
|
||||
class UARTPins(pingen: () => Pin) extends Bundle {
|
||||
class UARTPins[T <: Pin] (pingen: () => T) extends Bundle {
|
||||
val rxd = pingen()
|
||||
val txd = pingen()
|
||||
|
||||
def fromUARTPort(uart: UARTPortIO, syncStages: Int = 0) {
|
||||
def fromUARTPort(uart: UARTPortIO, clock: Clock, reset: Bool, syncStages: Int = 0) {
|
||||
withClockAndReset(clock, reset) {
|
||||
txd.outputPin(uart.txd)
|
||||
val rxd_t = rxd.inputPin()
|
||||
uart.rxd := ShiftRegisterInit(rxd_t, syncStages, Bool(true))
|
||||
}
|
||||
}
|
||||
}
|
||||
|
||||
|
Loading…
Reference in New Issue
Block a user