1
0

Merge branch 'chisel-v2' of github.com:ucb-bar/riscv-rocket into chisel-v2

Conflicts:
	src/core.scala
	src/ctrl.scala
	src/dpath_util.scala
	src/fpu.scala
	src/nbdcache.scala
	src/tile.scala
This commit is contained in:
Henry Cook
2013-08-15 16:35:27 -07:00
3 changed files with 3 additions and 3 deletions

View File

@ -278,7 +278,7 @@ class PCR(implicit conf: RocketConfiguration) extends Module
io.host.ipi_rep.ready := Bool(true)
when (io.host.ipi_rep.valid) { r_irq_ipi := Bool(true) }
when(reset) {
when(this.reset) {
reg_status.et := false
reg_status.ef := false
reg_status.ev := false