1
0
rocket-chip/coreplex/src/main/scala
Andrew Waterman ed827678ac Write test harness in Chisel
This is an unavoidably invasive commit, because it affects the unit tests
(which formerly exited using stop()), the test harness Verilog generator
(since it is no longer necessary), and the DRAM model (since it is no
longer connected).  However, this should substantially reduce the effort
of building test harnesses in the future, since manual or semi-automatic
Verilog writing should no longer be necessary.  Furthermore, there is now
very little duplication of effort between the Verilator and VCS test
harnesses.

This commit removes support for DRAMsim, which is a bit of an unfortunate
consequence.  The main blocker is the lack of Verilog parameterization for
BlackBox.  It would be straightforward to revive DRAMsim once support for
that feature is added to Chisel and FIRRTL.  But that might not even be
necessary, as we move towards synthesizable DRAM models and FAME-1
transformations.
2016-08-15 23:27:27 -07:00
..
Configs.scala strip DMA and RoCC CSRs out of rocket and uncore (#201) 2016-08-15 23:08:55 -07:00
Coreplex.scala Write test harness in Chisel 2016-08-15 23:27:27 -07:00
DirectGroundTest.scala Write test harness in Chisel 2016-08-15 23:27:27 -07:00
TestConfigs.scala Write test harness in Chisel 2016-08-15 23:27:27 -07:00
Testing.scala split coreplex off into separate package 2016-08-10 18:04:22 -07:00
UnitTest.scala Write test harness in Chisel 2016-08-15 23:27:27 -07:00