test_mode_reset: Correct some gender issues. Tie off signals in the test harness
This commit is contained in:
parent
6cda4504ac
commit
641a8e7eab
@ -1067,7 +1067,7 @@ class TLDebugModule(implicit p: Parameters) extends LazyModule {
|
||||
val dmi = new ClockedDMIIO().flip
|
||||
val in = node.bundleIn
|
||||
val debugInterrupts = intnode.bundleOut
|
||||
val psd = new PSDTestMode()
|
||||
val psd = new PSDTestMode().asInput
|
||||
}
|
||||
|
||||
dmOuter.module.io.dmi <> io.dmi.dmi
|
||||
@ -1078,7 +1078,7 @@ class TLDebugModule(implicit p: Parameters) extends LazyModule {
|
||||
dmInner.module.io.dmactive := dmOuter.module.io.ctrl.dmactive
|
||||
dmInner.module.io.debugUnavail := io.ctrl.debugUnavail
|
||||
|
||||
io.psd <> dmInner.module.io.psd
|
||||
dmInner.module.io.psd <> io.psd
|
||||
|
||||
io.ctrl <> dmOuter.module.io.ctrl
|
||||
|
||||
|
@ -38,7 +38,7 @@ trait HasPeripheryDebugBundle {
|
||||
|
||||
val debug: DebugIO
|
||||
|
||||
def connectDebug(c: Clock, r: Bool, out: Bool, tckHalfPeriod: Int = 2, cmdDelay: Int = 2) {
|
||||
def connectDebug(c: Clock, r: Bool, out: Bool, tckHalfPeriod: Int = 2, cmdDelay: Int = 2, psd: PSDTestMode) {
|
||||
debug.clockeddmi.foreach { d =>
|
||||
val dtm = Module(new SimDTM).connect(c, r, d, out)
|
||||
}
|
||||
@ -46,7 +46,12 @@ trait HasPeripheryDebugBundle {
|
||||
val jtag = Module(new JTAGVPI(tckHalfPeriod = tckHalfPeriod, cmdDelay = cmdDelay)).connect(sj.jtag, sj.reset, r, out)
|
||||
sj.mfr_id := p(JtagDTMKey).idcodeManufId.U(11.W)
|
||||
}
|
||||
debug.psd.foreach { _ <> psd }
|
||||
}
|
||||
|
||||
def connectDebug(c: Clock, r: Bool, out: Bool, tckHalfPeriod: Int = 2, cmdDelay: Int = 2) =
|
||||
connectDebug(c, r, out, tckHalfPeriod, cmdDelay, new PSDTestMode.fromBits(0.U))
|
||||
|
||||
}
|
||||
trait HasPeripheryDebugModuleImp extends LazyMultiIOModuleImp with HasPeripheryDebugBundle {
|
||||
val outer: HasPeripheryDebug
|
||||
@ -57,8 +62,6 @@ trait HasPeripheryDebugModuleImp extends LazyMultiIOModuleImp with HasPeripheryD
|
||||
|
||||
val dtm = debug.systemjtag.map { sj =>
|
||||
|
||||
val psd = debug.psd.getOrElse(Wire(init = new PSDTestMode().fromBits(0.U)))
|
||||
|
||||
val dtm = Module(new DebugTransportModuleJTAG(p(DebugModuleParams).nDMIAddrSize, p(JtagDTMKey)))
|
||||
dtm.io.jtag <> sj.jtag
|
||||
|
||||
@ -70,7 +73,8 @@ trait HasPeripheryDebugModuleImp extends LazyMultiIOModuleImp with HasPeripheryD
|
||||
outer.debug.module.io.dmi.dmi <> dtm.io.dmi
|
||||
outer.debug.module.io.dmi.dmiClock := sj.jtag.TCK
|
||||
|
||||
psd <> outer.debug.module.io.psd
|
||||
val psd = debug.psd.getOrElse(Wire(new PSDTestMode).fromBits(0.U))
|
||||
outer.debug.module.io.psd <> psd
|
||||
outer.debug.module.io.dmi.dmiReset := ResetCatchAndSync(sj.jtag.TCK, sj.reset, "dmiResetCatch", psd)
|
||||
dtm
|
||||
}
|
||||
|
Loading…
Reference in New Issue
Block a user