2017-07-23 17:31:04 +02:00
|
|
|
// See LICENSE.SiFive for license details.
|
|
|
|
|
|
|
|
package freechips.rocketchip.coreplex
|
|
|
|
|
|
|
|
import Chisel._
|
|
|
|
import freechips.rocketchip.config.{Field, Parameters}
|
|
|
|
import freechips.rocketchip.diplomacy._
|
|
|
|
import freechips.rocketchip.tilelink._
|
|
|
|
import freechips.rocketchip.util._
|
|
|
|
|
|
|
|
case class SystemBusParams(
|
|
|
|
beatBytes: Int,
|
|
|
|
blockBytes: Int,
|
|
|
|
masterBuffering: BufferParams = BufferParams.default,
|
|
|
|
slaveBuffering: BufferParams = BufferParams.flow // TODO should be BufferParams.none on BCE
|
|
|
|
) extends TLBusParams
|
|
|
|
|
|
|
|
case object SystemBusParams extends Field[SystemBusParams]
|
|
|
|
|
|
|
|
class SystemBus(params: SystemBusParams)(implicit p: Parameters) extends TLBusWrapper(params) {
|
2017-08-08 02:30:24 +02:00
|
|
|
xbar.suggestName("SystemBus")
|
|
|
|
|
2017-07-23 17:31:04 +02:00
|
|
|
private val master_splitter = LazyModule(new TLSplitter) // Allows cycle-free connection to external networks
|
2017-07-29 09:01:26 +02:00
|
|
|
inwardNode :=* master_splitter.node
|
2017-07-25 06:41:17 +02:00
|
|
|
def busView = master_splitter.node.edgesIn.head
|
2017-07-23 17:31:04 +02:00
|
|
|
|
|
|
|
protected def inwardSplitNode: TLInwardNode = master_splitter.node
|
|
|
|
protected def outwardSplitNode: TLOutwardNode = master_splitter.node
|
|
|
|
|
|
|
|
private val tile_fixer = LazyModule(new TLFIFOFixer(TLFIFOFixer.allUncacheable))
|
|
|
|
private val port_fixer = LazyModule(new TLFIFOFixer(TLFIFOFixer.all))
|
2017-07-29 09:01:26 +02:00
|
|
|
private val master_fixer = LazyModule(new TLFIFOFixer(TLFIFOFixer.all))
|
2017-07-23 17:31:04 +02:00
|
|
|
master_splitter.node :=* tile_fixer.node
|
|
|
|
master_splitter.node :=* port_fixer.node
|
2017-07-29 09:01:26 +02:00
|
|
|
inwardNode :=* master_fixer.node
|
2017-07-23 17:31:04 +02:00
|
|
|
|
|
|
|
def toSplitSlaves: TLOutwardNode = outwardSplitNode
|
|
|
|
|
|
|
|
val toPeripheryBus: TLOutwardNode = outwardWWNode
|
|
|
|
|
|
|
|
val toMemoryBus: TLOutwardNode = outwardNode
|
|
|
|
|
2017-07-29 09:13:33 +02:00
|
|
|
val toSlave: TLOutwardNode = outwardBufNode
|
2017-07-27 20:10:34 +02:00
|
|
|
|
2017-07-23 17:31:04 +02:00
|
|
|
def fromAsyncMasters(depth: Int = 8, sync: Int = 3): TLAsyncInwardNode = {
|
|
|
|
val sink = LazyModule(new TLAsyncCrossingSink(depth, sync))
|
2017-07-29 09:01:26 +02:00
|
|
|
master_fixer.node :=* sink.node
|
2017-07-23 17:31:04 +02:00
|
|
|
sink.node
|
|
|
|
}
|
|
|
|
|
2017-07-25 06:41:17 +02:00
|
|
|
def fromSyncMasters(params: BufferParams = BufferParams.default): TLInwardNode = {
|
|
|
|
val buffer = LazyModule(new TLBuffer(params))
|
2017-07-29 09:01:26 +02:00
|
|
|
master_fixer.node :=* buffer.node
|
2017-07-25 06:41:17 +02:00
|
|
|
buffer.node
|
|
|
|
}
|
|
|
|
|
2017-07-23 17:31:04 +02:00
|
|
|
def fromSyncTiles(params: BufferParams): TLInwardNode = {
|
|
|
|
val buf = LazyModule(new TLBuffer(params))
|
|
|
|
tile_fixer.node :=* buf.node
|
|
|
|
buf.node
|
|
|
|
}
|
|
|
|
|
|
|
|
def fromRationalTiles(dir: RationalDirection): TLRationalInwardNode = {
|
|
|
|
val sink = LazyModule(new TLRationalCrossingSink(direction = dir))
|
|
|
|
tile_fixer.node :=* sink.node
|
|
|
|
sink.node
|
|
|
|
}
|
|
|
|
|
|
|
|
def fromAsyncTiles(depth: Int, sync: Int): TLAsyncInwardNode = {
|
|
|
|
val sink = LazyModule(new TLAsyncCrossingSink(depth, sync))
|
|
|
|
tile_fixer.node :=* sink.node
|
|
|
|
sink.node
|
|
|
|
}
|
|
|
|
|
|
|
|
def fromSyncPorts(params: BufferParams = BufferParams.default): TLInwardNode = {
|
|
|
|
val buffer = LazyModule(new TLBuffer(params))
|
|
|
|
port_fixer.node :=* buffer.node
|
|
|
|
buffer.node
|
|
|
|
}
|
|
|
|
|
|
|
|
def fromSyncFIFOMaster(params: BufferParams = BufferParams.default): TLInwardNode = fromSyncPorts(params)
|
|
|
|
|
|
|
|
def fromAsyncPorts(depth: Int = 8, sync: Int = 3): TLAsyncInwardNode = {
|
|
|
|
val sink = LazyModule(new TLAsyncCrossingSink(depth, sync))
|
|
|
|
port_fixer.node :=* sink.node
|
|
|
|
sink.node
|
|
|
|
}
|
|
|
|
|
|
|
|
def fromAsyncFIFOMaster(depth: Int = 8, sync: Int = 3): TLAsyncInwardNode = fromAsyncPorts(depth, sync)
|
|
|
|
|
|
|
|
def fromRationalPorts(dir: RationalDirection): TLRationalInwardNode = {
|
|
|
|
val sink = LazyModule(new TLRationalCrossingSink(dir))
|
|
|
|
port_fixer.node :=* sink.node
|
|
|
|
sink.node
|
|
|
|
}
|
|
|
|
|
|
|
|
def fromRationalFIFOMaster(dir: RationalDirection): TLRationalInwardNode = fromRationalPorts(dir)
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Provides buses that serve as attachment points,
|
|
|
|
* for use in traits that connect individual devices or external ports.
|
|
|
|
*/
|
|
|
|
trait HasSystemBus extends HasInterruptBus {
|
|
|
|
private val sbusParams = p(SystemBusParams)
|
|
|
|
val sbusBeatBytes = sbusParams.beatBytes
|
|
|
|
|
|
|
|
val sbus = new SystemBus(sbusParams)
|
|
|
|
|
2017-07-25 06:41:17 +02:00
|
|
|
def sharedMemoryTLEdge: TLEdge = sbus.busView
|
2017-07-23 17:31:04 +02:00
|
|
|
}
|