diplomacy: add reg-names to devices (#22)
This commit is contained in:
parent
2154e9eb3f
commit
3d8c502fce
@ -24,7 +24,7 @@ class XilinxVC707MIG(implicit p: Parameters) extends LazyModule with HasXilinxVC
|
|||||||
val axi4 = AXI4InternalOutputNode(Seq(AXI4SlavePortParameters(
|
val axi4 = AXI4InternalOutputNode(Seq(AXI4SlavePortParameters(
|
||||||
slaves = Seq(AXI4SlaveParameters(
|
slaves = Seq(AXI4SlaveParameters(
|
||||||
address = Seq(AddressSet(p(ExtMem).base, p(ExtMem).size-1)),
|
address = Seq(AddressSet(p(ExtMem).base, p(ExtMem).size-1)),
|
||||||
resources = device.reg,
|
resources = device.reg("mem"),
|
||||||
regionType = RegionType.UNCACHED,
|
regionType = RegionType.UNCACHED,
|
||||||
executable = true,
|
executable = true,
|
||||||
supportsWrite = TransferSizes(1, 256*8),
|
supportsWrite = TransferSizes(1, 256*8),
|
||||||
|
@ -181,8 +181,8 @@ class VC707AXIToPCIeX1(implicit p:Parameters) extends LazyModule
|
|||||||
"device_type" -> Seq(ResourceString("pci")),
|
"device_type" -> Seq(ResourceString("pci")),
|
||||||
"interrupt-map-mask" -> Seq(0, 0, 0, 7).flatMap(ofInt),
|
"interrupt-map-mask" -> Seq(0, 0, 0, 7).flatMap(ofInt),
|
||||||
"interrupt-map" -> Seq(1, 2, 3, 4).flatMap(ofMap),
|
"interrupt-map" -> Seq(1, 2, 3, 4).flatMap(ofMap),
|
||||||
"ranges" -> resources("ranges").map { case Binding(_, ResourceAddress(address, _, _, _, _)) =>
|
"ranges" -> resources("ranges").map { case Binding(_, ResourceAddress(address, perms)) =>
|
||||||
ResourceMapping(address, BigInt(0x02000000) << 64) },
|
ResourceMapping(address, BigInt(0x02000000) << 64, perms) },
|
||||||
"interrupt-controller" -> Seq(ResourceMap(labels = Seq(intc), value = Map(
|
"interrupt-controller" -> Seq(ResourceMap(labels = Seq(intc), value = Map(
|
||||||
"interrupt-controller" -> Nil,
|
"interrupt-controller" -> Nil,
|
||||||
"#address-cells" -> ofInt(0),
|
"#address-cells" -> ofInt(0),
|
||||||
@ -203,7 +203,7 @@ class VC707AXIToPCIeX1(implicit p:Parameters) extends LazyModule
|
|||||||
val control = AXI4SlaveNode(Seq(AXI4SlavePortParameters(
|
val control = AXI4SlaveNode(Seq(AXI4SlavePortParameters(
|
||||||
slaves = Seq(AXI4SlaveParameters(
|
slaves = Seq(AXI4SlaveParameters(
|
||||||
address = List(AddressSet(0x50000000L, 0x03ffffffL)),
|
address = List(AddressSet(0x50000000L, 0x03ffffffL)),
|
||||||
resources = device.reg,
|
resources = device.reg("control"),
|
||||||
supportsWrite = TransferSizes(1, 4),
|
supportsWrite = TransferSizes(1, 4),
|
||||||
supportsRead = TransferSizes(1, 4),
|
supportsRead = TransferSizes(1, 4),
|
||||||
interleavedId = Some(0))), // AXI4-Lite never interleaves responses
|
interleavedId = Some(0))), // AXI4-Lite never interleaves responses
|
||||||
|
Loading…
Reference in New Issue
Block a user