2016-11-29 13:08:44 +01:00
|
|
|
// See LICENSE for license details.
|
|
|
|
package sifive.blocks.devices.uart
|
|
|
|
|
|
|
|
import Chisel._
|
2017-07-07 19:48:57 +02:00
|
|
|
import freechips.rocketchip.config.Field
|
|
|
|
import freechips.rocketchip.diplomacy.{LazyModule, LazyMultiIOModuleImp}
|
|
|
|
import freechips.rocketchip.chip.HasSystemNetworks
|
|
|
|
import freechips.rocketchip.tilelink.TLFragmenter
|
2017-07-18 19:58:04 +02:00
|
|
|
import sifive.blocks.devices.pinctrl.{Pin, PinCtrl}
|
2016-11-29 13:08:44 +01:00
|
|
|
import sifive.blocks.util.ShiftRegisterInit
|
|
|
|
|
2017-02-23 03:42:47 +01:00
|
|
|
case object PeripheryUARTKey extends Field[Seq[UARTParams]]
|
|
|
|
|
2017-06-05 23:33:53 +02:00
|
|
|
trait HasPeripheryUART extends HasSystemNetworks {
|
2017-02-23 03:42:47 +01:00
|
|
|
val uartParams = p(PeripheryUARTKey)
|
|
|
|
val uarts = uartParams map { params =>
|
|
|
|
val uart = LazyModule(new TLUART(peripheryBusBytes, params))
|
|
|
|
uart.node := TLFragmenter(peripheryBusBytes, cacheBlockBytes)(peripheryBus.node)
|
2016-11-29 13:08:44 +01:00
|
|
|
intBus.intnode := uart.intnode
|
|
|
|
uart
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-05 23:33:53 +02:00
|
|
|
trait HasPeripheryUARTBundle {
|
|
|
|
val uarts: Vec[UARTPortIO]
|
|
|
|
|
|
|
|
def tieoffUARTs(dummy: Int = 1) {
|
|
|
|
uarts.foreach { _.rxd := UInt(1) }
|
|
|
|
}
|
|
|
|
|
2016-11-29 13:08:44 +01:00
|
|
|
}
|
|
|
|
|
2017-06-05 23:33:53 +02:00
|
|
|
trait HasPeripheryUARTModuleImp extends LazyMultiIOModuleImp with HasPeripheryUARTBundle {
|
2017-02-23 03:42:47 +01:00
|
|
|
val outer: HasPeripheryUART
|
2017-06-05 23:33:53 +02:00
|
|
|
val uarts = IO(Vec(outer.uartParams.size, new UARTPortIO))
|
|
|
|
|
|
|
|
(uarts zip outer.uarts).foreach { case (io, device) =>
|
2016-11-29 13:08:44 +01:00
|
|
|
io <> device.module.io.port
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-07-18 19:58:04 +02:00
|
|
|
class UARTPins(pingen: () => Pin) extends Bundle {
|
|
|
|
val rxd = pingen()
|
|
|
|
val txd = pingen()
|
2016-11-29 13:08:44 +01:00
|
|
|
|
2017-07-18 19:58:04 +02:00
|
|
|
def fromUARTPort(uart: UARTPortIO, syncStages: Int = 0) {
|
|
|
|
txd.outputPin(uart.txd)
|
|
|
|
val rxd_t = rxd.inputPin()
|
|
|
|
uart.rxd := ShiftRegisterInit(rxd_t, syncStages, Bool(true))
|
2016-11-29 13:08:44 +01:00
|
|
|
}
|
|
|
|
}
|
2017-07-18 19:58:04 +02:00
|
|
|
|