// See LICENSE.SiFive for license details. package freechips.rocketchip.devices.tilelink import Chisel._ import freechips.rocketchip.config.{Field, Parameters} import freechips.rocketchip.coreplex.HasMemoryBus import freechips.rocketchip.diplomacy._ import freechips.rocketchip.tilelink._ class TLZero(address: AddressSet, resources: Seq[Resource], executable: Boolean = true, beatBytes: Int = 4)(implicit p: Parameters) extends LazyModule { val node = TLManagerNode(Seq(TLManagerPortParameters( Seq(TLManagerParameters( address = List(address), resources = resources, regionType = RegionType.UNCACHED, executable = executable, supportsGet = TransferSizes(1, beatBytes), supportsPutPartial = TransferSizes(1, beatBytes), supportsPutFull = TransferSizes(1, beatBytes), fifoId = Some(0))), // requests are handled in order beatBytes = beatBytes, minLatency = 1))) // no bypass needed for this device lazy val module = new LazyModuleImp(this) { val (in, edge) = node.in(0) val a = Queue(in.a, 2) val hasData = edge.hasData(a.bits) a.ready := in.d.ready in.d.valid := a.valid in.d.bits := edge.AccessAck(a.bits) in.d.bits.opcode := Mux(hasData, TLMessages.AccessAck, TLMessages.AccessAckData) // Tie off unused channels in.b.valid := Bool(false) in.c.ready := Bool(true) in.e.ready := Bool(true) } } /* Specifies the location of the Zero device */ case class ZeroParams(base: Long, size: Long, beatBytes: Int) case object ZeroParams extends Field[ZeroParams] /** Adds a /dev/null slave that generates zero-filled responses to reads */ trait HasMemoryZeroSlave extends HasMemoryBus { private val params = p(ZeroParams) private val device = new SimpleDevice("rom", Seq("ucbbar,cacheable-zero0")) val zeros = memBuses.map(_.toVariableWidthSlave).zipWithIndex.map { case (node, channel) => val channels = memBuses.size val base = AddressSet(params.base, params.size-1) val filter = AddressSet(channel * cacheBlockBytes, ~((channels-1) * cacheBlockBytes)) val address = base.intersect(filter).get val zero = LazyModule(new TLZero(address, beatBytes = params.beatBytes, resources = device.reg("mem"))) zero.node := node zero } }