2016-10-12 07:27:01 +02:00
|
|
|
// See LICENSE for license details.
|
|
|
|
package uncore.axi4
|
|
|
|
|
|
|
|
import Chisel._
|
|
|
|
import diplomacy._
|
|
|
|
import uncore.tilelink2._
|
|
|
|
import unittest._
|
|
|
|
|
|
|
|
class RRTest0(address: BigInt) extends AXI4RegisterRouter(address, 0, 32, 0, 4)(
|
|
|
|
new AXI4RegBundle((), _) with RRTest0Bundle)(
|
|
|
|
new AXI4RegModule((), _, _) with RRTest0Module)
|
|
|
|
|
|
|
|
class RRTest1(address: BigInt) extends AXI4RegisterRouter(address, 0, 32, 6, 4, false)(
|
|
|
|
new AXI4RegBundle((), _) with RRTest1Bundle)(
|
|
|
|
new AXI4RegModule((), _, _) with RRTest1Module)
|
|
|
|
|
|
|
|
class AXI4LiteFuzzRAM extends LazyModule
|
|
|
|
{
|
|
|
|
val fuzz = LazyModule(new TLFuzzer(5000))
|
2016-10-12 07:32:06 +02:00
|
|
|
val model = LazyModule(new TLRAMModel("AXI4LiteFuzzRAM"))
|
2016-10-12 07:27:01 +02:00
|
|
|
val xbar = LazyModule(new TLXbar)
|
|
|
|
val gpio = LazyModule(new RRTest1(0x400))
|
|
|
|
val ram = LazyModule(new AXI4RAM(AddressSet(0x0, 0x3ff)))
|
|
|
|
|
|
|
|
model.node := fuzz.node
|
|
|
|
xbar.node := model.node
|
|
|
|
ram.node := AXI4Fragmenter(lite=true)(TLToAXI4(0, true )(xbar.node))
|
|
|
|
gpio.node := AXI4Fragmenter(lite=true)(TLToAXI4(0, false)(xbar.node))
|
|
|
|
|
|
|
|
lazy val module = new LazyModuleImp(this) with HasUnitTestIO {
|
|
|
|
io.finished := fuzz.module.io.finished
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
class AXI4LiteFuzzRAMTest extends UnitTest(500000) {
|
|
|
|
val dut = Module(LazyModule(new AXI4LiteFuzzRAM).module)
|
|
|
|
io.finished := dut.io.finished
|
|
|
|
}
|
|
|
|
|
|
|
|
class AXI4FullFuzzRAM extends LazyModule
|
|
|
|
{
|
|
|
|
val fuzz = LazyModule(new TLFuzzer(5000))
|
2016-10-12 07:32:06 +02:00
|
|
|
val model = LazyModule(new TLRAMModel("AXI4FullFuzzRAM"))
|
2016-10-12 07:27:01 +02:00
|
|
|
val xbar = LazyModule(new TLXbar)
|
|
|
|
val gpio = LazyModule(new RRTest0(0x400))
|
|
|
|
val ram = LazyModule(new AXI4RAM(AddressSet(0x0, 0x3ff)))
|
|
|
|
|
|
|
|
model.node := fuzz.node
|
|
|
|
xbar.node := model.node
|
2016-10-14 00:25:21 +02:00
|
|
|
ram.node := AXI4Fragmenter(lite=false, maxInFlight = 2)(TLToAXI4(4,false)(xbar.node))
|
|
|
|
gpio.node := AXI4Fragmenter(lite=false, maxInFlight = 5)(TLToAXI4(4,true )(xbar.node))
|
2016-10-12 07:27:01 +02:00
|
|
|
|
|
|
|
lazy val module = new LazyModuleImp(this) with HasUnitTestIO {
|
|
|
|
io.finished := fuzz.module.io.finished
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
class AXI4FullFuzzRAMTest extends UnitTest(500000) {
|
|
|
|
val dut = Module(LazyModule(new AXI4FullFuzzRAM).module)
|
|
|
|
io.finished := dut.io.finished
|
|
|
|
}
|
2016-10-17 05:18:49 +02:00
|
|
|
|
|
|
|
class AXI4FuzzMaster extends LazyModule
|
|
|
|
{
|
|
|
|
val node = AXI4OutputNode()
|
|
|
|
val fuzz = LazyModule(new TLFuzzer(5000))
|
|
|
|
val model = LazyModule(new TLRAMModel("AXI4FuzzMaster"))
|
|
|
|
|
|
|
|
model.node := fuzz.node
|
|
|
|
node := TLToAXI4(4)(model.node)
|
|
|
|
|
|
|
|
lazy val module = new LazyModuleImp(this) {
|
|
|
|
val io = new Bundle {
|
|
|
|
val out = node.bundleOut
|
|
|
|
val finished = Bool(OUTPUT)
|
|
|
|
}
|
|
|
|
|
|
|
|
io.finished := fuzz.module.io.finished
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
class AXI4FuzzSlave extends LazyModule
|
|
|
|
{
|
|
|
|
val node = AXI4InputNode()
|
|
|
|
val ram = LazyModule(new TLRAM(AddressSet(0x0, 0xfff)))
|
|
|
|
|
|
|
|
ram.node := TLFragmenter(4, 16)(AXI4ToTL()(AXI4Fragmenter()(node)))
|
|
|
|
|
|
|
|
lazy val module = new LazyModuleImp(this) {
|
|
|
|
val io = new Bundle {
|
|
|
|
val in = node.bundleIn
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
class AXI4FuzzBridge extends LazyModule
|
|
|
|
{
|
|
|
|
val master = LazyModule(new AXI4FuzzMaster)
|
|
|
|
val slave = LazyModule(new AXI4FuzzSlave)
|
|
|
|
|
|
|
|
slave.node := master.node
|
|
|
|
|
|
|
|
lazy val module = new LazyModuleImp(this) with HasUnitTestIO {
|
|
|
|
io.finished := master.module.io.finished
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
class AXI4BridgeTest extends UnitTest(500000) {
|
|
|
|
val dut = Module(LazyModule(new AXI4FuzzBridge).module)
|
|
|
|
io.finished := dut.io.finished
|
|
|
|
}
|