2017-03-14 00:03:21 +01:00
|
|
|
// See LICENSE.SiFive for license details.
|
|
|
|
|
2017-07-07 19:48:16 +02:00
|
|
|
package freechips.rocketchip.devices.tilelink
|
2017-03-14 00:03:21 +01:00
|
|
|
|
|
|
|
import Chisel._
|
2017-07-07 19:48:16 +02:00
|
|
|
import freechips.rocketchip.config.Parameters
|
|
|
|
import freechips.rocketchip.diplomacy._
|
|
|
|
import freechips.rocketchip.tilelink._
|
|
|
|
import freechips.rocketchip.util._
|
2017-03-14 00:03:21 +01:00
|
|
|
|
|
|
|
// Do not use this for synthesis! Only for simulation.
|
|
|
|
class TLTestRAM(address: AddressSet, executable: Boolean = true, beatBytes: Int = 4)(implicit p: Parameters) extends LazyModule
|
|
|
|
{
|
|
|
|
val device = new MemoryDevice
|
|
|
|
|
|
|
|
val node = TLManagerNode(Seq(TLManagerPortParameters(
|
|
|
|
Seq(TLManagerParameters(
|
|
|
|
address = List(address),
|
2017-06-30 04:07:12 +02:00
|
|
|
resources = device.reg,
|
2017-03-14 00:03:21 +01:00
|
|
|
regionType = RegionType.UNCACHED,
|
|
|
|
executable = executable,
|
|
|
|
supportsGet = TransferSizes(1, beatBytes),
|
|
|
|
supportsPutPartial = TransferSizes(1, beatBytes),
|
|
|
|
supportsPutFull = TransferSizes(1, beatBytes),
|
|
|
|
fifoId = Some(0))), // requests are handled in order
|
|
|
|
beatBytes = beatBytes)))
|
|
|
|
|
|
|
|
// We require the address range to include an entire beat (for the write mask)
|
|
|
|
require ((address.mask & (beatBytes-1)) == beatBytes-1)
|
|
|
|
|
|
|
|
lazy val module = new LazyModuleImp(this) {
|
|
|
|
val io = new Bundle {
|
|
|
|
val in = node.bundleIn
|
|
|
|
}
|
|
|
|
|
|
|
|
def bigBits(x: BigInt, tail: List[Boolean] = List.empty[Boolean]): List[Boolean] =
|
|
|
|
if (x == 0) tail.reverse else bigBits(x >> 1, ((x & 1) == 1) :: tail)
|
|
|
|
val mask = bigBits(address.mask >> log2Ceil(beatBytes))
|
|
|
|
|
|
|
|
val in = io.in(0)
|
|
|
|
val edge = node.edgesIn(0)
|
|
|
|
|
|
|
|
val addrBits = (mask zip edge.addr_hi(in.a.bits).toBools).filter(_._1).map(_._2)
|
|
|
|
val memAddress = Cat(addrBits.reverse)
|
|
|
|
val mem = Mem(1 << addrBits.size, Vec(beatBytes, Bits(width = 8)))
|
|
|
|
|
|
|
|
// "Flow control"
|
|
|
|
in.a.ready := in.d.ready
|
|
|
|
in.d.valid := in.a.valid
|
|
|
|
|
|
|
|
val hasData = edge.hasData(in.a.bits)
|
2017-07-08 06:13:07 +02:00
|
|
|
val legal = address.contains(in.a.bits.address)
|
2017-03-14 00:03:21 +01:00
|
|
|
val wdata = Vec.tabulate(beatBytes) { i => in.a.bits.data(8*(i+1)-1, 8*i) }
|
|
|
|
|
2017-07-08 06:13:07 +02:00
|
|
|
in.d.bits := edge.AccessAck(in.a.bits, UInt(0), !legal)
|
2017-03-14 00:03:21 +01:00
|
|
|
in.d.bits.data := Cat(mem(memAddress).reverse)
|
|
|
|
in.d.bits.opcode := Mux(hasData, TLMessages.AccessAck, TLMessages.AccessAckData)
|
2017-07-08 06:13:07 +02:00
|
|
|
when (in.a.fire() && hasData && legal) { mem.write(memAddress, wdata, in.a.bits.mask.toBools) }
|
2017-03-14 00:03:21 +01:00
|
|
|
|
|
|
|
// Tie off unused channels
|
|
|
|
in.b.valid := Bool(false)
|
|
|
|
in.c.ready := Bool(true)
|
|
|
|
in.e.ready := Bool(true)
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Synthesizeable unit testing */
|
2017-07-07 19:48:16 +02:00
|
|
|
import freechips.rocketchip.unittest._
|
2017-03-14 00:03:21 +01:00
|
|
|
|
2017-05-17 20:56:01 +02:00
|
|
|
class TLRAMZeroDelay(ramBeatBytes: Int, txns: Int)(implicit p: Parameters) extends LazyModule {
|
|
|
|
val fuzz = LazyModule(new TLFuzzer(txns))
|
2017-04-13 20:51:10 +02:00
|
|
|
val model = LazyModule(new TLRAMModel("ZeroDelay"))
|
2017-03-14 00:03:21 +01:00
|
|
|
val ram = LazyModule(new TLTestRAM(AddressSet(0x0, 0x3ff), beatBytes = ramBeatBytes))
|
|
|
|
|
|
|
|
model.node := fuzz.node
|
|
|
|
ram.node := TLDelayer(0.25)(model.node)
|
|
|
|
|
|
|
|
lazy val module = new LazyModuleImp(this) with HasUnitTestIO {
|
|
|
|
io.finished := fuzz.module.io.finished
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-05-17 20:56:01 +02:00
|
|
|
class TLRAMZeroDelayTest(ramBeatBytes: Int, txns: Int = 5000, timeout: Int = 500000)(implicit p: Parameters) extends UnitTest(timeout) {
|
|
|
|
io.finished := Module(LazyModule(new TLRAMZeroDelay(ramBeatBytes, txns)).module).io.finished
|
2017-03-14 00:03:21 +01:00
|
|
|
}
|